2015-08-18 19:03:09 +00:00
/*****************************************************************************
* Copyright ( c ) 2009 , RealTEK Technology Inc . All Right Reserved .
*
* Module : __INC_HAL8192EREG_H
*
*
* Note : 1. Define Mac register address and corresponding bit mask map
*
*
* Export : Constants , macro , functions ( API ) , global variables ( None ) .
*
* Abbrev :
*
* History :
* Data Who Remark
*
* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */
# ifndef __INC_HAL8192EREG_H
# define __INC_HAL8192EREG_H
//============================================================
//
//============================================================
//-----------------------------------------------------
//
// 0x0000h ~ 0x00FFh System Configuration
//
//-----------------------------------------------------
# define REG_SYS_ISO_CTRL_8192E 0x0000 // 2 Byte
# define REG_SYS_FUNC_EN_8192E 0x0002 // 2 Byte
# define REG_SYS_PW_CTRL_8192E 0x0004 // 4 Byte
# define REG_SYS_CLKR_8192E 0x0008 // 2 Byte
# define REG_SYS_EEPROM_CTRL_8192E 0x000A // 2 Byte
# define REG_EE_VPD_8192E 0x000C // 2 Byte
# define REG_SYS_SWR_CTRL1_8192E 0x0010 // 1 Byte
# define REG_SYS_SWR_CTRL2_8192E 0x0014 // 1 Byte
# define REG_SYS_SWR_CTRL3_8192E 0x0018 // 4 Byte
# define REG_RSV_CTRL_8192E 0x001C // 3 Byte
# define REG_RF_CTRL_8192E 0x001F // 1 Byte
# define REG_AFE_CTRL1_8192E 0x0024 // 4 Byte
# define REG_AFE_CTRL2_8192E 0x0028 // 4 Byte
# define REG_AFE_CTRL3_8192E 0x002c // 4 Byte
# define REG_EFUSE_CTRL_8192E 0x0030
# define REG_LDO_EFUSE_CTRL_8192E 0x0034
# define REG_PWR_DATA_8192E 0x0038
# define REG_CAL_TIMER_8192E 0x003C
# define REG_ACLK_MON_8192E 0x003E
# define REG_GPIO_MUXCFG_8192E 0x0040
# define REG_GPIO_IO_SEL_8192E 0x0042
# define REG_MAC_PINMUX_CFG_8192E 0x0043 // ??????
# define REG_GPIO_PIN_CTRL_8192E 0x0044
# define REG_GPIO_INTM_8192E 0x0048
# define BIT_REG_LED_CFG_8192E 0x004C
# define REG_LEDCFG2_8192E 0x004E // ??????
# define REG_FSIMR_8192E 0x0050
# define REG_FSISR_8192E 0x0054
# define REG_HSIMR_8192E 0x0058
# define REG_HSISR_8192E 0x005c
2017-05-11 18:35:20 +00:00
# define REG_PAD_CTRL1_8192E 0x0064
2015-08-18 19:03:09 +00:00
# define REG_WL_BT_PWR_CTRL_8192E 0x0068
# define REG_SDM_DEBUG_8192E 0x006C
# define REG_SDIO_CTRL_8192E 0x0070
# define REG_HCI_OPT_CTRL_8192E 0x0074
# define REG_AFE_CTRL4_8192E 0x0078
2017-05-11 18:35:20 +00:00
# define REG_8051FW_CTRL_8192E 0x0080
# define REG_WLLPS_CTRL_8192E 0x0090
2015-08-18 19:03:09 +00:00
# define REG_HIMR0_8192E 0x00B0
# define REG_HISR0_8192E 0x00B4
# define REG_HIMR1_8192E 0x00B8
# define REG_HISR1_8192E 0x00BC
# define REG_EFUSE_BURN_GNT_8192E 0x00CF
# define REG_SYS_CFG1_8192E 0x00F0
# define REG_SYS_CFG2_8192E 0x00FC
//-----------------------------------------------------
//
// 0x0100h ~ 0x01FFh MACTOP General Configuration
//
//-----------------------------------------------------
# define REG_CR_8192E 0x0100
# define REG_PBP_8192E 0x0104 // ??????
# define REG_PKT_BUFF_ACCESS_CTRL_8192E 0x0106 // ??????
# define REG_TRXDMA_CTRL_8192E 0x010C
# define REG_TRXFF_BNDY_8192E 0x0114
# define REG_RXFF_PTR_8192E 0x011C
# define REG_CPWM_8192E 0x012C
# define REG_FWIMR_8192E 0x0130
# define REG_FWISR_8192E 0x0134
# define REG_FTIMR_8192E 0x0138
# define REG_PKTBUF_DBG_CTRL_8192E 0x0140
# define REG_RXPKTBUF_CTRL_8192E 0x0142 // ??????
# define REG_PKTBUF_DBG_DATA_L_8192E 0x0144
# define REG_PKTBUF_DBG_DATA_H_8192E 0x0148
# define REG_TC0_CTRL_8192E 0x0150
# define REG_TC1_CTRL_8192E 0x0154
# define REG_TC2_CTRL_8192E 0x0158
# define REG_TC3_CTRL_8192E 0x015C
# define REG_TC4_CTRL_8192E 0x0160
# define REG_TCUNIT_BASE_8192E 0x0164
# define REG_RSVD3_8192E 0x0168 // ?????
# define REG_C2HEVT_MSG_NORMAL_8192E 0x01A0 // ??????
# define REG_C2HEVT_CMD_SEQ_88XX 0x01A1 // ??????
# define REG_C2hEVT_CMD_CONTENT_88XX 0x01A2 // ??????
# define REG_C2HEVT_CMD_LEN_88XX 0x01AE // ??????
# define REG_C2HEVT_CLEAR_8192E 0x01AF // ??????
# define REG_MCUTST_1_8192E 0x01C0
# define REG_MCUTST_WOWLAN_8192E 0x01C7 // ??????
# define REG_FMETHR_8192E 0x01C8
# define REG_HMETFR_8192E 0x01CC
# define REG_HMEBOX_0_8192E 0x01D0
# define REG_HMEBOX_1_8192E 0x01D4
# define REG_HMEBOX_2_8192E 0x01D8
# define REG_HMEBOX_3_8192E 0x01DC
# define REG_LLT_INIT_8192E 0x01E0
# define REG_HMEBOX_EXT0_8192E 0x01F0 // ??????
# define REG_HMEBOX_EXT1_8192E 0x01F4 // ??????
# define REG_HMEBOX_EXT2_8192E 0x01F8 // ??????
# define REG_HMEBOX_EXT3_8192E 0x01FC // ??????
//-----------------------------------------------------
//
// 0x0200h ~ 0x027Fh TXDMA Configuration
//
//-----------------------------------------------------
# define REG_RQPN_8192E 0x0200
# define REG_FIFOPAGE_8192E 0x0204
# define REG_DWBCN0_CTRL_8192E REG_TDECTRL
# define REG_TXDMA_OFFSET_CHK_8192E 0x020C
# define REG_TXDMA_STATUS_8192E 0x0210
# define REG_RQPN_NPQ_8192E 0x0214
# define REG_AUTO_LLT_8192E 0x0224
# define REG_DWBCN1_CTRL_8192E 0x0228
//-----------------------------------------------------
//
// 0x0280h ~ 0x02FFh RXDMA Configuration
//
//-----------------------------------------------------
# define REG_RXDMA_AGG_PG_TH_8192E 0x0280
# define REG_RXPKT_NUM_8192E 0x0284 // The number of packets in RXPKTBUF.
# define REG_RXDMA_CONTROL_8192E 0x0286 // ?????? Control the RX DMA.
# define REG_RXDMA_STATUS_8192E 0x0288
# define REG_RXDMA_PRO_8192E 0x0290 // ??????
# define REG_EARLY_MODE_CONTROL_8192E 0x02BC // ??????
# define REG_RSVD5_8192E 0x02F0 // ??????
//-----------------------------------------------------
//
// 0x0300h ~ 0x03FFh PCIe
//
//-----------------------------------------------------
# define REG_PCIE_CTRL_REG_8192E 0x0300
# define REG_INT_MIG_8192E 0x0304 // Interrupt Migration
# define REG_BCNQ_TXBD_DESA_8192E 0x0308 // TX Beacon Descriptor Address
# define REG_MGQ_TXBD_DESA_8192E 0x0310 // TX Manage Queue Descriptor Address
# define REG_VOQ_TXBD_DESA_8192E 0x0318 // TX VO Queue Descriptor Address
# define REG_VIQ_TXBD_DESA_8192E 0x0320 // TX VI Queue Descriptor Address
# define REG_BEQ_TXBD_DESA_8192E 0x0328 // TX BE Queue Descriptor Address
# define REG_BKQ_TXBD_DESA_8192E 0x0330 // TX BK Queue Descriptor Address
# define REG_RXQ_RXBD_DESA_8192E 0x0338 // RX Queue Descriptor Address
# define REG_HI0Q_TXBD_DESA_8192E 0x0340
# define REG_HI1Q_TXBD_DESA_8192E 0x0348
# define REG_HI2Q_TXBD_DESA_8192E 0x0350
# define REG_HI3Q_TXBD_DESA_8192E 0x0358
# define REG_HI4Q_TXBD_DESA_8192E 0x0360
# define REG_HI5Q_TXBD_DESA_8192E 0x0368
# define REG_HI6Q_TXBD_DESA_8192E 0x0370
# define REG_HI7Q_TXBD_DESA_8192E 0x0378
# define REG_MGQ_TXBD_NUM_8192E 0x0380
# define REG_RX_RXBD_NUM_8192E 0x0382
# define REG_VOQ_TXBD_NUM_8192E 0x0384
# define REG_VIQ_TXBD_NUM_8192E 0x0386
# define REG_BEQ_TXBD_NUM_8192E 0x0388
# define REG_BKQ_TXBD_NUM_8192E 0x038A
# define REG_HI0Q_TXBD_NUM_8192E 0x038C
# define REG_HI1Q_TXBD_NUM_8192E 0x038E
# define REG_HI2Q_TXBD_NUM_8192E 0x0390
# define REG_HI3Q_TXBD_NUM_8192E 0x0392
# define REG_HI4Q_TXBD_NUM_8192E 0x0394
# define REG_HI5Q_TXBD_NUM_8192E 0x0396
# define REG_HI6Q_TXBD_NUM_8192E 0x0398
# define REG_HI7Q_TXBD_NUM_8192E 0x039A
# define REG_TSFTIMER_HCI_8192E 0x039C
//Read Write Point
# define REG_VOQ_TXBD_IDX_8192E 0x03A0
# define REG_VIQ_TXBD_IDX_8192E 0x03A4
# define REG_BEQ_TXBD_IDX_8192E 0x03A8
# define REG_BKQ_TXBD_IDX_8192E 0x03AC
# define REG_MGQ_TXBD_IDX_8192E 0x03B0
# define REG_RXQ_TXBD_IDX_8192E 0x03B4
# define REG_HI0Q_TXBD_IDX_8192E 0x03B8
# define REG_HI1Q_TXBD_IDX_8192E 0x03BC
# define REG_HI2Q_TXBD_IDX_8192E 0x03C0
# define REG_HI3Q_TXBD_IDX_8192E 0x03C4
# define REG_HI4Q_TXBD_IDX_8192E 0x03C8
# define REG_HI5Q_TXBD_IDX_8192E 0x03CC
# define REG_HI6Q_TXBD_IDX_8192E 0x03D0
# define REG_HI7Q_TXBD_IDX_8192E 0x03D4
# define REG_PCIE_HCPWM_8192EE 0x03D8 // ??????
# define REG_PCIE_HRPWM_8192EE 0x03DC //PCIe RPWM // ??????
# define REG_DBI_WDATA_V1_8192E 0x03E8
# define REG_DBI_RDATA_V1_8192E 0x03EC
# define REG_DBI_FLAG_V1_8192E 0x03F0
# define REG_MDIO_V1_8192E 0x3F4
# define REG_PCIE_MIX_CFG_8192E 0x3F8
//-----------------------------------------------------
//
// 0x0400h ~ 0x047Fh Protocol Configuration
//
//-----------------------------------------------------
# define REG_TXPKT_EMPTY_8192E 0x041A
# define REG_FWHW_TXQ_CTRL_8192E 0x0420
# define REG_HWSEQ_CTRL_8192E 0x0423
# define REG_BCNQ_BDNY_8192E 0x0424
# define REG_MGQ_BDNY_8192E 0x0425
# define REG_LIFETIME_EN_8192E 0x0426
# define REG_FW_FREE_TAIL_8192E 0x0427
# define REG_SPEC_SIFS_8192E 0x0428
# define REG_RETRY_LIMIT_8192E 0x042A
# define REG_TXBF_CTRL_8192E 0x042C
# define REG_DARFRC_8192E 0x0430
# define REG_RARFRC_8192E 0x0438
# define REG_RRSR_8192E 0x0440
# define REG_ARFR0_8192E 0x0444
# define REG_ARFR1_8192E 0x044C
# define REG_CCK_CHECK_8192E 0x0454
# define REG_AMPDU_MAX_TIME_8192E 0x0456
# define REG_BCNQ1_BDNY_8192E 0x0457
# define REG_AMPDU_MAX_LENGTH_8192E 0x0458
# define REG_WMAC_LBK_BUF_HD_8192E 0x045D
# define REG_NDPA_OPT_CTRL_8192E 0x045F
# define REG_FAST_EDCA_CTRL_8192E 0x0460
# define REG_RD_RESP_PKT_TH_8192E 0x0463
# define REG_DATA_SC_8192E 0x0483
# define REG_TXRPT_START_OFFSET 0x04AC
# define REG_POWER_STAGE1_8192E 0x04B4
# define REG_SW_AMPDU_BURST_MODE_CTRL_8192E 0x04BC
# define REG_PKT_LIFE_TIME_8192E 0x04C0
# define REG_PKT_BE_BK_LIFE_TIME_8192E 0x04C2 // ??????
# define REG_STBC_SETTING_8192E 0x04C4
# define REG_PROT_MODE_CTRL_8192E 0x04C8
# define REG_MAX_AGGR_NUM_8192E 0x04CA
# define REG_RTS_MAX_AGGR_NUM_8192E 0x04CB
# define REG_BAR_MODE_CTRL_8192E 0x04CC
# define REG_RA_TRY_RATE_AGG_LMT_8192E 0x04CF
# define REG_MACID_SLEEP2_8192E 0x04D0
# define REG_TXPKTBUF_WMAC_LBK_BF_HD_8192E 0x045D // ??????
//-----------------------------------------------------
//
// 0x0500h ~ 0x05FFh EDCA Configuration
//
//-----------------------------------------------------
// gogogo
# define REG_EDCA_VO_PARAM_8192E 0x0500
# define REG_EDCA_VI_PARAM_8192E 0x0504
# define REG_EDCA_BE_PARAM_8192E 0x0508
# define REG_EDCA_BK_PARAM_8192E 0x050C
# define REG_BCNTCFG_8192E 0x0510
# define REG_PIFS_8192E 0x0512
# define REG_RDG_PIFS_8192E 0x0513
# define REG_SIFS_CTX_8192E 0x0514
# define REG_SIFS_TRX_8192E 0x0516
# define REG_AGGR_BREAK_TIME_8192E 0x051A
# define REG_SLOT_8192E 0x051B
# define REG_TX_PTCL_CTRL_8192E 0x0520
# define REG_TXPAUSE_8192E 0x0522
# define REG_DIS_TXREQ_CLR_8192E 0x0523
# define REG_RD_CTRL_8192E 0x0524
//
// Format for offset 540h-542h:
// [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
// [7:4]: Reserved.
// [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
// [23:20]: Reserved
// Description:
// |
// |<--Setup--|--Hold------------>|
// --------------|----------------------
// |
// TBTT
// Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
// Described by Designer Tim and Bruce, 2011-01-14.
//
# define REG_TBTT_PROHIBIT_8192E 0x0540
# define REG_RD_NAV_NXT_8192E 0x0544
# define REG_NAV_PROT_LEN_8192E 0x0546
# define REG_BCN_CTRL_8192E 0x0550
# define REG_BCN_CTRL_1_8192E 0x0551
# define REG_MBID_NUM_8192E 0x0552
# define REG_DUAL_TSF_RST_8192E 0x0553
# define REG_MBSSID_BCN_SPACE_8192E 0x0554
# define REG_DRVERLYINT_8192E 0x0558
# define REG_BCNDMATIM_8192E 0x0559
# define REG_ATIMWND_8192E 0x055A
# define REG_USTIME_TSF_8192E 0x055C
# define REG_BCN_MAX_ERR_8192E 0x055D
# define REG_RXTSF_OFFSET_CCK_8192E 0x055E
# define REG_RXTSF_OFFSET_OFDM_8192E 0x055F
# define REG_TSFTR_8192E 0x0560
# define REG_CTWND_8192E 0x0572
# define REG_SECONDARY_CCA_CTRL_8192E 0x0577 // ??????
# define REG_PSTIMER_8192E 0x0580
# define REG_TIMER0_8192E 0x0584
# define REG_TIMER1_8192E 0x0588
# define REG_ACMHWCTRL_8192E 0x05C0
# define REG_SCH_TXCMD_8192E 0x05F8
//-----------------------------------------------------
//
// 0x0600h ~ 0x07FFh WMAC Configuration
//
//-----------------------------------------------------
// gogogo
# define REG_MAC_CR_8192E 0x0600
# define REG_TCR_8192E 0x0604
# define REG_RCR_8192E 0x0608
# define REG_RX_PKT_LIMIT_8192E 0x060C
# define REG_RX_DLK_TIME_8192E 0x060D
# define REG_RX_DRVINFO_SZ_8192E 0x060F
# define REG_MACID_8192E 0x0610
# define REG_BSSID_8192E 0x0618
# define REG_MAR_8192E 0x0620
# define REG_MBIDCAMCFG_8192E 0x0628
# define REG_USTIME_EDCA_8192E 0x0638
# define REG_MAC_SPEC_SIFS_8192E 0x063A
# define REG_RESP_SIFP_CCK_8192E 0x063C
# define REG_RESP_SIFS_OFDM_8192E 0x063E
# define REG_ACKTO_8192E 0x0640
# define REG_CTS2TO_8192E 0x0641
# define REG_EIFS_8192E 0x0642
# define REG_NAV_UPPER_8192E 0x0652 // ??????
# define REG_TRXPTCL_CTL_8192E 0x0668
// Security
# define REG_CAMCMD_8192E 0x0670
# define REG_CAMWRITE_8192E 0x0674
# define REG_CAMREAD_8192E 0x0678
# define REG_CAMDBG_8192E 0x067C
# define REG_SECCFG_8192E 0x0680
// Power
# define REG_WOW_CTRL_8192E 0x0690
# define REG_PS_RX_INFO_8192E 0x0692
# define REG_UAPSD_TID_8192E 0x0693
# define REG_WKFMCAM_NUM_8192E 0x0698
# define REG_RXFLTMAP0_8192E 0x06A0
# define REG_RXFLTMAP1_8192E 0x06A2
# define REG_RXFLTMAP2_8192E 0x06A4
# define REG_BCN_PSR_RPT_8192E 0x06A8
2017-05-11 18:35:20 +00:00
# define REG_BT_COEX_TABLE0_8192E 0x06C0
# define REG_BT_COEX_TABLE1_8192E 0x06C4
# define REG_BT_COEX_TABLE2_8192E 0x06C8
# define REG_BT_COEX_TABLE3_8192E 0x06CC
2015-08-18 19:03:09 +00:00
# define REG_ASSOCIATED_BFMER0_INFO_8192E 0x06E4
# define REG_ASSOCIATED_BFMER1_INFO_8192E 0x06EC
# define REG_CSI_RPT_PARAM_BW20_8192E 0x06F4
# define REG_CSI_RPT_PARAM_BW40_8192E 0x06F8
# define REG_CSI_RPT_PARAM_BW80_8192E 0x06FC
// Hardware Port 2
# define REG_MACID1_8192E 0x0700
# define REG_BSSID1_8192E 0x0708
# define REG_ASSOCIATED_BFMEE_SEL_8192E 0x0714
# define REG_SND_PTCL_CTRL_8192E 0x0718
2017-05-11 18:35:20 +00:00
// BT
# define REG_BT_STATISTICS_CTRL_8192E 0x076E // bit0~bit3 for REG_BT_STATISTICS_CTRL , bit4~bit15 for REG_BT_COEX_ENH_INTF_CTRL
# define REG_BT_STATISTICS_OTH_CTRL_8192E 0x0778
# define REG_TDMA_TIME_AND_RPT_SAM_SET_8192E 0x0790
2015-08-18 19:03:09 +00:00
//-----------------------------------------------------
//
// Redifine 8192C register definition for compatibility
//
//-----------------------------------------------------
// TODO: use these definition when using REG_xxx naming rule.
// NOTE: DO NOT Remove these definition. Use later.
# define EFUSE_CTRL_8192E REG_EFUSE_CTRL_8192E // E-Fuse Control.
# define EFUSE_TEST_8192E REG_LDO_EFUSE_CTRL_8192E // E-Fuse Test.
# define MSR_8192E (REG_CR_8192E + 2) // Media Status register
# define ISR_8192E REG_HISR0_8192E
# define TSFR_8192E REG_TSFTR_8192E // Timing Sync Function Timer Register.
# define PBP_8192E REG_PBP_8192E
// Redifine MACID register, to compatible prior ICs.
# define IDR0_8192E REG_MACID_8192E // MAC ID Register, Offset 0x0050-0x0053
# define IDR4_8192E (REG_MACID_8192E + 4) // MAC ID Register, Offset 0x0054-0x0055
//
// 9. Security Control Registers (Offset: )
//
# define RWCAM_8192E REG_CAMCMD_8192E //IN 8190 Data Sheet is called CAMcmd
# define WCAMI_8192E REG_CAMWRITE_8192E // Software write CAM input content
# define RCAMO_8192E REG_CAMREAD_8192E // Software read/write CAM config
# define CAMDBG_8192E REG_CAMDBG_8192E
# define SECR_8192E REG_SECCFG_8192E //Security Configuration Register
//----------------------------------------------------------------------------
// 8195 IMR/ISR bits (offset 0xB0, 8bits)
//----------------------------------------------------------------------------
# define IMR_DISABLED_8192E 0
// IMR DW0(0x00B0-00B3) Bit 0-31
# define IMR_TIMER2_8192E BIT31 // Timeout interrupt 2
# define IMR_TIMER1_8192E BIT30 // Timeout interrupt 1
# define IMR_PSTIMEOUT_8192E BIT29 // Power Save Time Out Interrupt
# define IMR_GTINT4_8192E BIT28 // When GTIMER4 expires, this bit is set to 1
# define IMR_GTINT3_8192E BIT27 // When GTIMER3 expires, this bit is set to 1
# define IMR_TXBCN0ERR_8192E BIT26 // Transmit Beacon0 Error
# define IMR_TXBCN0OK_8192E BIT25 // Transmit Beacon0 OK
# define IMR_TSF_BIT32_TOGGLE_8192E BIT24 // TSF Timer BIT32 toggle indication interrupt
# define IMR_BCNDMAINT0_8192E BIT20 // Beacon DMA Interrupt 0
# define IMR_BCNDERR0_8192E BIT16 // Beacon Queue DMA OK0
# define IMR_HSISR_IND_ON_INT_8192E BIT15 // HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1)
# define IMR_BCNDMAINT_E_8192E BIT14 // Beacon DMA Interrupt Extension for Win7
# define IMR_ATIMEND_8192E BIT12 // CTWidnow End or ATIM Window End
# define IMR_C2HCMD_8192E BIT10 // CPU to Host Command INT Status, Write 1 clear
# define IMR_CPWM2_8192E BIT9 // CPU power Mode exchange INT Status, Write 1 clear
# define IMR_CPWM_8192E BIT8 // CPU power Mode exchange INT Status, Write 1 clear
# define IMR_HIGHDOK_8192E BIT7 // High Queue DMA OK
# define IMR_MGNTDOK_8192E BIT6 // Management Queue DMA OK
# define IMR_BKDOK_8192E BIT5 // AC_BK DMA OK
# define IMR_BEDOK_8192E BIT4 // AC_BE DMA OK
# define IMR_VIDOK_8192E BIT3 // AC_VI DMA OK
# define IMR_VODOK_8192E BIT2 // AC_VO DMA OK
# define IMR_RDU_8192E BIT1 // Rx Descriptor Unavailable
# define IMR_ROK_8192E BIT0 // Receive DMA OK
// IMR DW1(0x00B4-00B7) Bit 0-31
# define IMR_BCNDMAINT7_8192E BIT27 // Beacon DMA Interrupt 7
# define IMR_BCNDMAINT6_8192E BIT26 // Beacon DMA Interrupt 6
# define IMR_BCNDMAINT5_8192E BIT25 // Beacon DMA Interrupt 5
# define IMR_BCNDMAINT4_8192E BIT24 // Beacon DMA Interrupt 4
# define IMR_BCNDMAINT3_8192E BIT23 // Beacon DMA Interrupt 3
# define IMR_BCNDMAINT2_8192E BIT22 // Beacon DMA Interrupt 2
# define IMR_BCNDMAINT1_8192E BIT21 // Beacon DMA Interrupt 1
# define IMR_BCNDOK7_8192E BIT20 // Beacon Queue DMA OK Interrup 7
# define IMR_BCNDOK6_8192E BIT19 // Beacon Queue DMA OK Interrup 6
# define IMR_BCNDOK5_8192E BIT18 // Beacon Queue DMA OK Interrup 5
# define IMR_BCNDOK4_8192E BIT17 // Beacon Queue DMA OK Interrup 4
# define IMR_BCNDOK3_8192E BIT16 // Beacon Queue DMA OK Interrup 3
# define IMR_BCNDOK2_8192E BIT15 // Beacon Queue DMA OK Interrup 2
# define IMR_BCNDOK1_8192E BIT14 // Beacon Queue DMA OK Interrup 1
# define IMR_ATIMEND_E_8192E BIT13 // ATIM Window End Extension for Win7
# define IMR_TXERR_8192E BIT11 // Tx Error Flag Interrupt Status, write 1 clear.
# define IMR_RXERR_8192E BIT10 // Rx Error Flag INT Status, Write 1 clear
# define IMR_TXFOVW_8192E BIT9 // Transmit FIFO Overflow
# define IMR_RXFOVW_8192E BIT8 // Receive FIFO Overflow
# define IMR_MCUERR_8192E BIT28 // Beacon DMA Interrupt 7
/*===================================================================
= = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
Here the register defines are for 92 C . When the define is as same with 92 C ,
we will use the 92 C ' s define for the consistency
So the following defines for 92 C is not entire ! ! ! ! ! !
= = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
= = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = */
/*
Based on Datasheet V33 - - - 090401
Register Summary
Current IOREG MAP
0x0000 h ~ 0x00FF h System Configuration ( 256 Bytes )
0x0100 h ~ 0x01FF h MACTOP General Configuration ( 256 Bytes )
0x0200 h ~ 0x027F h TXDMA Configuration ( 128 Bytes )
0x0280 h ~ 0x02FF h RXDMA Configuration ( 128 Bytes )
0x0300 h ~ 0x03FF h PCIE EMAC Reserved Region ( 256 Bytes )
0x0400 h ~ 0x04FF h Protocol Configuration ( 256 Bytes )
0x0500 h ~ 0x05FF h EDCA Configuration ( 256 Bytes )
0x0600 h ~ 0x07FF h WMAC Configuration ( 512 Bytes )
0x2000 h ~ 0x3FFF h 8051 FW Download Region ( 8196 Bytes )
*/
//----------------------------------------------------------------------------
// 8195 (TXPAUSE) transmission pause (Offset 0x522, 8 bits)
//----------------------------------------------------------------------------
/*
# define StopBecon BIT6
# define StopHigh BIT5
# define StopMgt BIT4
# define StopVO BIT3
# define StopVI BIT2
# define StopBE BIT1
# define StopBK BIT0
*/
//-----------------------------------------------------
//
// 0xFE00h ~ 0xFE55h USB Configuration
//
//-----------------------------------------------------
/*#define REG_USB_INFO 0xFE17
# define REG_USB_SPECIAL_OPTION 0xFE55
# define REG_USB_DMA_AGG_TO 0xFE5B
# define REG_USB_AGG_TO 0xFE5C
# define REG_USB_AGG_TH 0xFE5D
# define REG_USB_HRPWM 0xFE58
# define REG_USB_HCPWM 0xFE57
//2 USB Information (0xFE17)
# define USB_IS_HIGH_SPEED 0
# define USB_IS_FULL_SPEED 1
# define USB_SPEED_MASK BIT(5)
# define USB_NORMAL_SIE_EP_MASK 0xF
# define USB_NORMAL_SIE_EP_SHIFT 4
//2 Special Option
# define USB_AGG_EN BIT(3)
*/
//============================================================================
// 8192C Regsiter Bit and Content definition
//============================================================================
//-----------------------------------------------------
//
// 0x0000h ~ 0x00FFh System Configuration
//
//-----------------------------------------------------
/*
//2 SYS_ISO_CTRL
# define ISO_MD2PP BIT(0)
# define ISO_UA2USB BIT(1)
# define ISO_UD2CORE BIT(2)
# define ISO_PA2PCIE BIT(3)
# define ISO_PD2CORE BIT(4)
# define ISO_IP2MAC BIT(5)
# define ISO_DIOP BIT(6)
# define ISO_DIOE BIT(7)
# define ISO_EB2CORE BIT(8)
# define ISO_DIOR BIT(9)
# define PWC_EV12V BIT(15)
//2 SYS_FUNC_EN
# define FEN_BBRSTB BIT(0)
# define FEN_BB_GLB_RSTn BIT(1)
# define FEN_USBA BIT(2)
# define FEN_UPLL BIT(3)
# define FEN_USBD BIT(4)
# define FEN_DIO_PCIE BIT(5)
# define FEN_PCIEA BIT(6)
# define FEN_PPLL BIT(7)
# define FEN_PCIED BIT(8)
# define FEN_DIOE BIT(9)
# define FEN_CPUEN BIT(10)
# define FEN_DCORE BIT(11)
# define FEN_ELDR BIT(12)
# define FEN_DIO_RF BIT(13)
# define FEN_HWPDN BIT(14)
# define FEN_MREGEN BIT(15)
//2 APS_FSMCO
# define PFM_LDALL BIT(0)
# define PFM_ALDN BIT(1)
# define PFM_LDKP BIT(2)
# define PFM_WOWL BIT(3)
# define EnPDN BIT(4)
# define PDN_PL BIT(5)
# define APFM_ONMAC BIT(8)
# define APFM_OFF BIT(9)
# define APFM_RSM BIT(10)
# define AFSM_HSUS BIT(11)
# define AFSM_PCIE BIT(12)
# define APDM_MAC BIT(13)
# define APDM_HOST BIT(14)
# define APDM_HPDN BIT(15)
# define RDY_MACON BIT(16)
# define SUS_HOST BIT(17)
# define ROP_ALD BIT(20)
# define ROP_PWR BIT(21)
# define ROP_SPS BIT(22)
# define SOP_MRST BIT(25)
# define SOP_FUSE BIT(26)
# define SOP_ABG BIT(27)
# define SOP_AMB BIT(28)
# define SOP_RCK BIT(29)
# define SOP_A8M BIT(30)
# define XOP_BTCK BIT(31)
//2 SYS_CLKR
# define ANAD16V_EN BIT(0)
# define ANA8M BIT(1)
# define MACSLP BIT(4)
# define LOADER_CLK_EN BIT(5)
//2 9346CR
# define BOOT_FROM_EEPROM BIT(4)
# define EEPROM_EN BIT(5)
//2 RF_CTRL
# define RF_EN BIT(0)
# define RF_RSTB BIT(1)
# define RF_SDMRSTB BIT(2)
//2 LDOV12D_CTRL
# define LDV12_EN BIT(0)
# define LDV12_SDBY BIT(1)
# define LPLDO_HSM BIT(2)
# define LPLDO_LSM_DIS BIT(3)
# define _LDV12_VADJ(x) (((x) & 0xF) << 4)
//2 EFUSE_TEST (For RTL8723 partially)
# define EF_TRPT BIT(7)
# define EF_CELL_SEL (BIT(8)|BIT(9)) // 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2
# define LDOE25_EN BIT(31)
# define EFUSE_SEL(x) (((x) & 0x3) << 8)
# define EFUSE_SEL_MASK 0x300
# define EFUSE_WIFI_SEL_0 0x0
# define EFUSE_BT_SEL_0 0x1
# define EFUSE_BT_SEL_1 0x2
# define EFUSE_BT_SEL_2 0x3
//2 8051FWDL
//2 MCUFWDL
# define MCUFWDL_EN BIT(0)
# define MCUFWDL_RDY BIT(1)
# define FWDL_ChkSum_rpt BIT(2)
# define MACINI_RDY BIT(3)
# define BBINI_RDY BIT(4)
# define RFINI_RDY BIT(5)
# define WINTINI_RDY BIT(6)
# define RAM_DL_SEL BIT(7)
# define ROM_DLEN BIT(19)
# define CPRST BIT(23)
//2 REG_SYS_CFG
# define XCLK_VLD BIT(0)
# define ACLK_VLD BIT(1)
# define UCLK_VLD BIT(2)
# define PCLK_VLD BIT(3)
# define PCIRSTB BIT(4)
# define V15_VLD BIT(5)
# define TRP_B15V_EN BIT(7)
# define SIC_IDLE BIT(8)
# define BD_MAC2 BIT(9)
# define BD_MAC1 BIT(10)
# define IC_MACPHY_MODE BIT(11)
# define CHIP_VER (BIT(12)|BIT(13)|BIT(14)|BIT(15))
# define BT_FUNC BIT(16)
# define VENDOR_ID BIT(19)
# define PAD_HWPD_IDN BIT(22)
# define TRP_VAUX_EN BIT(23) // RTL ID
# define TRP_BT_EN BIT(24)
# define BD_PKG_SEL BIT(25)
# define BD_HCI_SEL BIT(26)
# define TYPE_ID BIT(27)
# define CHIP_VER_RTL_MASK 0xF000 //Bit 12 ~ 15
# define CHIP_VER_RTL_SHIFT 12
*/
//-----------------------------------------------------
//
// 0x0100h ~ 0x01FFh MACTOP General Configuration
//
//-----------------------------------------------------
/*
//2 Function Enable Registers
//2 CR 0x0100-0x0103
# define HCI_TXDMA_EN BIT(0)
# define HCI_RXDMA_EN BIT(1)
# define TXDMA_EN BIT(2)
# define RXDMA_EN BIT(3)
# define PROTOCOL_EN BIT(4)
# define SCHEDULE_EN BIT(5)
# define MACTXEN BIT(6)
# define MACRXEN BIT(7)
# define ENSWBCN BIT(8)
# define ENSEC BIT(9)
# define CALTMR_EN BIT(10) // 32k CAL TMR enable
// Network type
# define _NETTYPE(x) (((x) & 0x3) << 16)
# define MASK_NETTYPE 0x30000
# define NT_NO_LINK 0x0
# define NT_LINK_AD_HOC 0x1
# define NT_LINK_AP 0x2
# define NT_AS_AP 0x3
//2 PBP - Page Size Register 0x0104
# define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
# define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
# define _PSRX_MASK 0xF
# define _PSTX_MASK 0xF0
# define _PSRX(x) (x)
# define _PSTX(x) ((x) << 4)
# define PBP_64 0x0
# define PBP_128 0x1
# define PBP_256 0x2
# define PBP_512 0x3
# define PBP_1024 0x4
//2 TX/RXDMA 0x010C
# define RXDMA_ARBBW_EN BIT(0)
# define RXSHFT_EN BIT(1)
# define RXDMA_AGG_EN BIT(2)
# define QS_VO_QUEUE BIT(8)
# define QS_VI_QUEUE BIT(9)
# define QS_BE_QUEUE BIT(10)
# define QS_BK_QUEUE BIT(11)
# define QS_MANAGER_QUEUE BIT(12)
# define QS_HIGH_QUEUE BIT(13)
# define HQSEL_VOQ BIT(0)
# define HQSEL_VIQ BIT(1)
# define HQSEL_BEQ BIT(2)
# define HQSEL_BKQ BIT(3)
# define HQSEL_MGTQ BIT(4)
# define HQSEL_HIQ BIT(5)
// For normal driver, 0x10C
# define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
# define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
# define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
# define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8 )
# define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6 )
# define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4 )
# define QUEUE_LOW 1
# define QUEUE_NORMAL 2
# define QUEUE_HIGH 3
//2 REG_C2HEVT_CLEAR 0x01AF
# define C2H_EVT_HOST_CLOSE 0x00 // Set by driver and notify FW that the driver has read the C2H command message
# define C2H_EVT_FW_CLOSE 0xFF // Set by FW indicating that FW had set the C2H command message and it's not yet read by driver.
//2 LLT_INIT 0x01E0
# define _LLT_NO_ACTIVE 0x0
# define _LLT_WRITE_ACCESS 0x1
# define _LLT_READ_ACCESS 0x2
# define _LLT_INIT_DATA(x) ((x) & 0xFF)
# define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
# define _LLT_OP(x) (((x) & 0x3) << 30)
# define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
*/
//-----------------------------------------------------
//
// 0x0200h ~ 0x027Fh TXDMA Configuration
//
//-----------------------------------------------------
/*
//2 TDECTL 0x0208
# define BLK_DESC_NUM_SHIFT 4
# define BLK_DESC_NUM_MASK 0xF
//2 TXDMA_OFFSET_CHK 0x020C
# define DROP_DATA_EN BIT(9)
*/
//-----------------------------------------------------
//
// 0x0280h ~ 0x028Bh RX DMA Configuration
//
//-----------------------------------------------------
/*
//2 REG_RXDMA_CONTROL, 0x0286h
// Write only. When this bit is set, RXDMA will decrease RX PKT counter by one. Before
// this bit is polled, FW shall update RXFF_RD_PTR first. This register is write pulse and auto clear.
# define RXPKT_RELEASE_POLL BIT(0)
// Read only. When RXMA finishes on-going DMA operation, RXMDA will report idle state in
// this bit. FW can start releasing packets after RXDMA entering idle mode.
# define RXDMA_IDLE BIT(1)
// When this bit is set, RXDMA will enter this mode after on-going RXDMA packet to host
// completed, and stop DMA packet to host. RXDMA will then report Default: 0;
# define RW_RELEASE_EN BIT(2)
*/
//-----------------------------------------------------
//
// 0x0400h ~ 0x047Fh Protocol Configuration
//
//-----------------------------------------------------
/*
//2 FWHW_TXQ_CTRL 0x0420
# define EN_AMPDU_RTY_NEW BIT(7)
//2 REG_LIFECTRL_CTRL 0x0426
# define HAL92C_EN_PKT_LIFE_TIME_BK BIT3
# define HAL92C_EN_PKT_LIFE_TIME_BE BIT2
# define HAL92C_EN_PKT_LIFE_TIME_VI BIT1
# define HAL92C_EN_PKT_LIFE_TIME_VO BIT0
# define HAL92C_MSDU_LIFE_TIME_UNIT 128 // in us, said by Tim.
//2 SPEC SIFS 0x0428
# define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
# define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
//2 RL 0x042A
# define RETRY_LIMIT_SHORT_SHIFT 8
# define RETRY_LIMIT_LONG_SHIFT 0
# define _LRL(x) ((x) & 0x3F)
# define _SRL(x) (((x) & 0x3F) << 8)
*/
//-----------------------------------------------------
//
// 0x0500h ~ 0x05FFh EDCA Configuration
//
//-----------------------------------------------------
/*
//2 EDCA setting 0x050C
# define AC_PARAM_TXOP_LIMIT_OFFSET 16
# define AC_PARAM_ECW_MAX_OFFSET 12
# define AC_PARAM_ECW_MIN_OFFSET 8
# define AC_PARAM_AIFS_OFFSET 0
//2 BCN_CTRL 0x0550
# define EN_TXBCN_RPT BIT(2)
# define EN_BCN_FUNCTION BIT(3)
//2 TxPause 0x0522
# define STOP_BCNQ BIT(6)
*/
//2 ACMHWCTRL 0x05C0
# define AcmHw_HwEn_8192E BIT(0)
# define AcmHw_VoqEn_8192E BIT(1)
# define AcmHw_ViqEn_8192E BIT(2)
# define AcmHw_BeqEn_8192E BIT(3)
# define AcmHw_VoqStatus_8192E BIT(5)
# define AcmHw_ViqStatus_8192E BIT(6)
# define AcmHw_BeqStatus_8192E BIT(7)
//-----------------------------------------------------
//
// 0x0600h ~ 0x07FFh WMAC Configuration
//
//-----------------------------------------------------
/*
//2 TCR 0x0604
# define DIS_GCLK BIT(1)
# define PAD_SEL BIT(2)
# define PWR_ST BIT(6)
# define PWRBIT_OW_EN BIT(7)
# define ACRC BIT(8)
# define CFENDFORM BIT(9)
# define ICV BIT(10)
*/
//----------------------------------------------------------------------------
// 8195 (RCR) Receive Configuration Register (Offset 0x608, 32 bits)
//----------------------------------------------------------------------------
/*
# define RCR_APPFCS BIT31 // WMAC append FCS after pauload
# define RCR_APP_MIC BIT30 // MACRX will retain the MIC at the bottom of the packet.
# define RCR_APP_ICV BIT29 // MACRX will retain the ICV at the bottom of the packet.
# define RCR_APP_PHYST_RXFF BIT28 // HY Status is appended before RX packet in RXFF
# define RCR_APP_BA_SSN BIT27 // SSN of previous TXBA is appended as after original RXDESC as the 4-th DW of RXDESC.
# define RCR_RSVD_BIT26 BIT26 // Reserved
*/
# define RCR_TCPOFLD_EN BIT25 // Enable TCP checksum offload
/*#define RCR_ENMBID BIT24 // Enable Multiple BssId. Only response ACK to the packets whose DID(A1) matching to the addresses in the MBSSID CAM Entries.
# define RCR_LSIGEN BIT23 // Enable LSIG TXOP Protection function. Search KEYCAM for each rx packet to check if LSIGEN bit is set.
# define RCR_MFBEN BIT22 // Enable immediate MCS Feedback function. When Rx packet with MRQ = 1'b1, then search KEYCAM to find sender's MCS Feedback function and send response.
*/
/*#define RCR_RSVD_BIT19 BIT19 // Reserved
# define RCR_TIM_PARSER_EN BIT18 // RX Beacon TIM Parser.
# define RCR_BM_DATA_EN BIT17 // Broadcast data packet interrupt enable.
# define RCR_UC_DATA_EN BIT16 // Unicast data packet interrupt enable.
*/
/*#define RCR_HTC_LOC_CTRL BIT14 // MFC<--HTC=1 MFC-->HTC=0
# define RCR_AMF BIT13 // Accept management type frame
# define RCR_ACF BIT12 // Accept control type frame. Control frames BA, BAR, and PS-Poll (when in AP mode) are not controlled by this bit. They are controlled by ADF.
# define RCR_ADF BIT11 // Accept data type frame. This bit also regulates BA, BAR, and PS-Poll (AP mode only).
*/
/*#define RCR_AICV BIT9 // Accept ICV error packet
# define RCR_ACRC32 BIT8 // Accept CRC32 error packet
# define RCR_CBSSID_BCN BIT7 // Accept BSSID match packet (Rx beacon, probe rsp)
# define RCR_CBSSID_DATA BIT6 // Accept BSSID match packet (Data)
# define RCR_CBSSID RCR_CBSSID_DATA // Accept BSSID match packet
# define RCR_APWRMGT BIT5 // Accept power management packet
# define RCR_ADD3 BIT4 // Accept address 3 match packet
# define RCR_AB BIT3 // Accept broadcast packet
# define RCR_AM BIT2 // Accept multicast packet
# define RCR_APM BIT1 // Accept physical match packet
# define RCR_AAP BIT0 // Accept all unicast packet
# define AAP BIT(0)
# define APM BIT(1)
# define AM BIT(2)
# define AB BIT(3)
# define ADD3 BIT(4)
# define APWRMGT BIT(5)
# define CBSSID BIT(6)
# define CBSSID_DATA BIT(6)
# define CBSSID_BCN BIT(7)
# define ACRC32 BIT(8)
# define AICV BIT(9)
# define ADF BIT(11)
# define ACF BIT(12)
# define AMF BIT(13)
# define HTC_LOC_CTRL BIT(14)
# define UC_DATA_EN BIT(16)
# define BM_DATA_EN BIT(17)
# define MFBEN BIT(22)
# define LSIGEN BIT(23)
# define EnMBID BIT(24)
# define APP_BASSN BIT(27)
# define APP_PHYSTS BIT(28)
# define APP_ICV BIT(29)
# define APP_MIC BIT(30)
*/
//----------------------------------------------------------------------------
// 8195 CAM Config Setting (offset 0x680, 1 byte)
//----------------------------------------------------------------------------
/*
# define SCR_TxUseDK BIT(0) //Force Tx Use Default Key
# define SCR_RxUseDK BIT(1) //Force Rx Use Default Key
# define SCR_TxEncEnable BIT(2) //Enable Tx Encryption
# define SCR_RxDecEnable BIT(3) //Enable Rx Decryption
# define SCR_SKByA2 BIT(4) //Search kEY BY A2
# define SCR_NoSKMC BIT(5) //No Key Search Multicast
# define SCR_TXBCUSEDK BIT(6) // Force Tx Broadcast packets Use Default Key
# define SCR_RXBCUSEDK BIT(7) // Force Rx Broadcast packets Use Default Key
# define CAM_NONE 0x0
# define CAM_WEP40 0x01
# define CAM_TKIP 0x02
# define CAM_AES 0x04
# define CAM_WEP104 0x05
# define CAM_SMS4 0x6
# define TOTAL_CAM_ENTRY 32
# define HALF_CAM_ENTRY 16
# define CAM_CONFIG_USEDK TRUE
# define CAM_CONFIG_NO_USEDK FALSE
# define SCR_UseDK 0x01
# define SCR_TxSecEnable 0x02
# define SCR_RxSecEnable 0x04
*/
//-----------------------------------------------------
//
// 0xFE00h ~ 0xFE55h RTL8723 SDIO Configuration
//
//-----------------------------------------------------
/*
//SDIO host local register space mapping.
# define SDIO_LOCAL_MSK 0x0FFF
# define WLAN_IOREG_MSK 0x7FFF
# define WLAN_FIFO_MSK 0x1FFF // Aggregation Length[12:0]
# define SDIO_WITHOUT_REF_DEVICE_ID 0 // Without reference to the SDIO Device ID
# define SDIO_LOCAL_DEVICE_ID 0 // 0b[16], 000b[15:13]
# define WLAN_TX_HIQ_DEVICE_ID 4 // 0b[16], 100b[15:13]
# define WLAN_TX_MIQ_DEVICE_ID 5 // 0b[16], 101b[15:13]
# define WLAN_TX_LOQ_DEVICE_ID 6 // 0b[16], 110b[15:13]
# define WLAN_RX0FF_DEVICE_ID 7 // 0b[16], 111b[15:13]
# define WLAN_IOREG_DEVICE_ID 8 // 1b[16]
//SDIO Tx Free Page Index
# define HI_QUEUE_IDX 0
# define MID_QUEUE_IDX 1
# define LOW_QUEUE_IDX 2
# define PUBLIC_QUEUE_IDX 3
# define SDIO_REG_TX_CTRL 0x0000 // SDIO Tx Control
# define SDIO_REG_HIMR 0x0014 // SDIO Host Interrupt Mask
# define SDIO_REG_HISR 0x0018 // SDIO Host Interrupt Service Routine
# define SDIO_REG_HCPWM 0x0019 // HCI Current Power Mode
# define SDIO_REG_RX0_REQ_LEN 0x001C // RXDMA Request Length
# define SDIO_REG_FREE_TXPG 0x0020 // Free Tx Buffer Page
# define SDIO_REG_HCPWM1 0x0024 // HCI Current Power Mode 1
# define SDIO_REG_HCPWM2 0x0026 // HCI Current Power Mode 2
# define SDIO_REG_HTSFR_INFO 0x0030 // HTSF Informaion
# define SDIO_REG_HRPWM1 0x0080 // HCI Request Power Mode 1
# define SDIO_REG_HRPWM2 0x0082 // HCI Request Power Mode 2
# define SDIO_REG_HPS_CLKR 0x0084 // HCI Power Save Clock
# define SDIO_REG_HSUS_CTRL 0x0086 // SDIO HCI Suspend Control
# define SDIO_REG_HIMR_ON 0x0090 //SDIO Host Extension Interrupt Mask Always
# define SDIO_REG_HISR_ON 0x0091 //SDIO Host Extension Interrupt Status Always
# define SDIO_HIMR_DISABLED 0
// RTL8723/RTL8188E SDIO Host Interrupt Mask Register
# define SDIO_HIMR_RX_REQUEST_MSK BIT0
# define SDIO_HIMR_AVAL_MSK BIT1
# define SDIO_HIMR_TXERR_MSK BIT2
# define SDIO_HIMR_RXERR_MSK BIT3
# define SDIO_HIMR_TXFOVW_MSK BIT4
# define SDIO_HIMR_RXFOVW_MSK BIT5
# define SDIO_HIMR_TXBCNOK_MSK BIT6
# define SDIO_HIMR_TXBCNERR_MSK BIT7
# define SDIO_HIMR_BCNERLY_INT_MSK BIT16
# define SDIO_HIMR_C2HCMD_MSK BIT17
# define SDIO_HIMR_CPWM1_MSK BIT18
# define SDIO_HIMR_CPWM2_MSK BIT19
# define SDIO_HIMR_HSISR_IND_MSK BIT20
# define SDIO_HIMR_GTINT3_IND_MSK BIT21
# define SDIO_HIMR_GTINT4_IND_MSK BIT22
# define SDIO_HIMR_PSTIMEOUT_MSK BIT23
# define SDIO_HIMR_OCPINT_MSK BIT24
# define SDIO_HIMR_ATIMEND_MSK BIT25
# define SDIO_HIMR_ATIMEND_E_MSK BIT26
# define SDIO_HIMR_CTWEND_MSK BIT27
//RTL8188E SDIO Specific
# define SDIO_HIMR_MCU_ERR_MSK BIT28
# define SDIO_HIMR_TSF_BIT32_TOGGLE_MSK BIT29
// SDIO Host Interrupt Service Routine
# define SDIO_HISR_RX_REQUEST BIT0
# define SDIO_HISR_AVAL BIT1
# define SDIO_HISR_TXERR BIT2
# define SDIO_HISR_RXERR BIT3
# define SDIO_HISR_TXFOVW BIT4
# define SDIO_HISR_RXFOVW BIT5
# define SDIO_HISR_TXBCNOK BIT6
# define SDIO_HISR_TXBCNERR BIT7
# define SDIO_HISR_BCNERLY_INT BIT16
# define SDIO_HISR_C2HCMD BIT17
# define SDIO_HISR_CPWM1 BIT18
# define SDIO_HISR_CPWM2 BIT19
# define SDIO_HISR_HSISR_IND BIT20
# define SDIO_HISR_GTINT3_IND BIT21
# define SDIO_HISR_GTINT4_IND BIT22
# define SDIO_HISR_PSTIMEOUT BIT23
# define SDIO_HISR_OCPINT BIT24
# define SDIO_HISR_ATIMEND BIT25
# define SDIO_HISR_ATIMEND_E BIT26
# define SDIO_HISR_CTWEND BIT27
//RTL8188E SDIO Specific
# define SDIO_HISR_MCU_ERR BIT28
# define SDIO_HISR_TSF_BIT32_TOGGLE BIT29
// SDIO HCI Suspend Control Register
# define HCI_RESUME_PWR_RDY BIT1
# define HCI_SUS_CTRL BIT0
# if DEV_BUS_TYPE == RT_SDIO_INTERFACE
# define MAX_TX_AGG_PACKET_NUMBER 0x8
# else
# define MAX_TX_AGG_PACKET_NUMBER 0xFF
# endif
*/
# endif // #ifndef __INC_HAL8192EREG_H