mirror of
https://github.com/Mange/rtl8192eu-linux-driver
synced 2024-11-24 06:25:02 +00:00
109 lines
4.1 KiB
C
109 lines
4.1 KiB
C
/******************************************************************************
|
|
*
|
|
* Copyright(c) 2013 Realtek Corporation. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
*
|
|
*******************************************************************************/
|
|
#ifndef __RTL8821A_SPEC_H__
|
|
#define __RTL8821A_SPEC_H__
|
|
|
|
#include <drv_conf.h>
|
|
// This file should based on "hal_com_reg.h"
|
|
#include <hal_com_reg.h>
|
|
// Because 8812a and 8821a is the same serial,
|
|
// most of 8821a register definitions are the same as 8812a.
|
|
#include <rtl8812a_spec.h>
|
|
|
|
|
|
//============================================================
|
|
// 8821A Regsiter offset definition
|
|
//============================================================
|
|
|
|
//============================================================
|
|
// MAC register
|
|
//============================================================
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0000h ~ 0x00FFh System Configuration
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0100h ~ 0x01FFh MACTOP General Configuration
|
|
//-----------------------------------------------------
|
|
#define REG_WOWLAN_WAKE_REASON REG_MCUTST_WOWLAN
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0200h ~ 0x027Fh TXDMA Configuration
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0280h ~ 0x02FFh RXDMA Configuration
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0300h ~ 0x03FFh PCIe
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0400h ~ 0x047Fh Protocol Configuration
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0500h ~ 0x05FFh EDCA Configuration
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// 0x0600h ~ 0x07FFh WMAC Configuration
|
|
//-----------------------------------------------------
|
|
|
|
|
|
//============================================================
|
|
// SDIO Bus Specification
|
|
//============================================================
|
|
|
|
//-----------------------------------------------------
|
|
// SDIO CMD Address Mapping
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// I/O bus domain (Host)
|
|
//-----------------------------------------------------
|
|
|
|
//-----------------------------------------------------
|
|
// SDIO register
|
|
//-----------------------------------------------------
|
|
#undef SDIO_REG_HCPWM1
|
|
#define SDIO_REG_FREE_TXPG2 0x024
|
|
#define SDIO_REG_HCPWM1 0x025
|
|
|
|
|
|
//============================================================
|
|
// Regsiter Bit and Content definition
|
|
//============================================================
|
|
|
|
//========================================================
|
|
// General definitions
|
|
//========================================================
|
|
|
|
#define MACID_NUM_8821A 128
|
|
#define SEC_CAM_ENT_NUM_8821A 64
|
|
#define NSS_NUM_8821A 1
|
|
#define BAND_CAP_8821A (BAND_CAP_2G | BAND_CAP_5G)
|
|
#define BW_CAP_8821A (BW_CAP_20M | BW_CAP_40M | BW_CAP_80M)
|
|
#define PROTO_CAP_8821A (PROTO_CAP_11B|PROTO_CAP_11G|PROTO_CAP_11N|PROTO_CAP_11AC)
|
|
|
|
#endif /* __RTL8821A_SPEC_H__ */
|
|
|