mirror of
https://github.com/Mange/rtl8192eu-linux-driver
synced 2024-11-22 21:45:22 +00:00
1387cf623d
Version information: 20140812_rtl8192EU_linux_v4.3.1.1_11320 2014-08-12 version 4.3.1.1_11320 Source: ftp://files.dlink.com.au/products/DWA-131/REV_E/Drivers/DWA-131_Linux_driver_v4.3.1.1.zip This version does not currently work on newer kernels, but it does contain USB ID 2001:3319, which a lot of other repos in GitHub does not.
123 lines
4.7 KiB
C
123 lines
4.7 KiB
C
/******************************************************************************
|
|
*
|
|
* Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
*
|
|
*
|
|
******************************************************************************/
|
|
#ifndef _RTW_HT_H_
|
|
#define _RTW_HT_H_
|
|
|
|
|
|
struct ht_priv
|
|
{
|
|
u8 ht_option;
|
|
u8 ampdu_enable;//for enable Tx A-MPDU
|
|
u8 tx_amsdu_enable;//for enable Tx A-MSDU
|
|
u8 bss_coexist;//for 20/40 Bss coexist
|
|
|
|
//u8 baddbareq_issued[16];
|
|
u32 tx_amsdu_maxlen; // 1: 8k, 0:4k ; default:8k, for tx
|
|
u32 rx_ampdu_maxlen; //for rx reordering ctrl win_sz, updated when join_callback.
|
|
|
|
u8 ch_offset;//PRIME_CHNL_OFFSET
|
|
u8 sgi_20m;
|
|
u8 sgi_40m;
|
|
|
|
//for processing Tx A-MPDU
|
|
u8 agg_enable_bitmap;
|
|
//u8 ADDBA_retry_count;
|
|
u8 candidate_tid_bitmap;
|
|
|
|
u8 ldpc_cap;
|
|
u8 stbc_cap;
|
|
u8 beamform_cap;
|
|
|
|
struct rtw_ieee80211_ht_cap ht_cap;
|
|
|
|
};
|
|
|
|
typedef enum AGGRE_SIZE{
|
|
HT_AGG_SIZE_8K = 0,
|
|
HT_AGG_SIZE_16K = 1,
|
|
HT_AGG_SIZE_32K = 2,
|
|
HT_AGG_SIZE_64K = 3,
|
|
VHT_AGG_SIZE_128K = 4,
|
|
VHT_AGG_SIZE_256K = 5,
|
|
VHT_AGG_SIZE_512K = 6,
|
|
VHT_AGG_SIZE_1024K = 7,
|
|
}AGGRE_SIZE_E, *PAGGRE_SIZE_E;
|
|
|
|
typedef enum _RT_HT_INF0_CAP{
|
|
RT_HT_CAP_USE_TURBO_AGGR = 0x01,
|
|
RT_HT_CAP_USE_LONG_PREAMBLE = 0x02,
|
|
RT_HT_CAP_USE_AMPDU = 0x04,
|
|
RT_HT_CAP_USE_WOW = 0x8,
|
|
RT_HT_CAP_USE_SOFTAP = 0x10,
|
|
RT_HT_CAP_USE_92SE = 0x20,
|
|
RT_HT_CAP_USE_88C_92C = 0x40,
|
|
RT_HT_CAP_USE_AP_CLIENT_MODE = 0x80, // AP team request to reserve this bit, by Emily
|
|
}RT_HT_INF0_CAPBILITY, *PRT_HT_INF0_CAPBILITY;
|
|
|
|
typedef enum _RT_HT_INF1_CAP{
|
|
RT_HT_CAP_USE_VIDEO_CLIENT = 0x01,
|
|
RT_HT_CAP_USE_JAGUAR_BCUT = 0x02,
|
|
RT_HT_CAP_USE_JAGUAR_CCUT = 0x04,
|
|
}RT_HT_INF1_CAPBILITY, *PRT_HT_INF1_CAPBILITY;
|
|
|
|
#define LDPC_HT_ENABLE_RX BIT0
|
|
#define LDPC_HT_ENABLE_TX BIT1
|
|
#define LDPC_HT_TEST_TX_ENABLE BIT2
|
|
#define LDPC_HT_CAP_TX BIT3
|
|
|
|
#define STBC_HT_ENABLE_RX BIT0
|
|
#define STBC_HT_ENABLE_TX BIT1
|
|
#define STBC_HT_TEST_TX_ENABLE BIT2
|
|
#define STBC_HT_CAP_TX BIT3
|
|
|
|
#define BEAMFORMING_HT_BEAMFORMER_ENABLE BIT0 // Declare our NIC supports beamformer
|
|
#define BEAMFORMING_HT_BEAMFORMEE_ENABLE BIT1 // Declare our NIC supports beamformee
|
|
#define BEAMFORMING_HT_BEAMFORMER_TEST BIT2 // Transmiting Beamforming no matter the target supports it or not
|
|
|
|
//------------------------------------------------------------
|
|
// The HT Control field
|
|
//------------------------------------------------------------
|
|
#define SET_HT_CTRL_CSI_STEERING(_pEleStart, _val) SET_BITS_TO_LE_1BYTE((_pEleStart)+2, 6, 2, _val)
|
|
#define SET_HT_CTRL_NDP_ANNOUNCEMENT(_pEleStart, _val) SET_BITS_TO_LE_1BYTE((_pEleStart)+3, 0, 1, _val)
|
|
#define GET_HT_CTRL_NDP_ANNOUNCEMENT(_pEleStart) LE_BITS_TO_1BYTE((_pEleStart)+3, 0, 1)
|
|
|
|
// 20/40 BSS Coexist
|
|
#define SET_EXT_CAPABILITY_ELE_BSS_COEXIST(_pEleStart, _val) SET_BITS_TO_LE_1BYTE((_pEleStart), 0, 1, _val)
|
|
#define GET_EXT_CAPABILITY_ELE_BSS_COEXIST(_pEleStart) LE_BITS_TO_1BYTE((_pEleStart), 0, 1)
|
|
|
|
|
|
#define GET_HT_CAPABILITY_ELE_LDPC_CAP(_pEleStart) LE_BITS_TO_1BYTE(_pEleStart, 0, 1)
|
|
#define GET_HT_CAPABILITY_ELE_TX_STBC(_pEleStart) LE_BITS_TO_1BYTE(_pEleStart, 7, 1)
|
|
|
|
#define GET_HT_CAPABILITY_ELE_RX_STBC(_pEleStart) LE_BITS_TO_1BYTE((_pEleStart)+1, 0, 2)
|
|
|
|
//TXBF Capabilities
|
|
#define SET_HT_CAP_TXBF_RECEIVE_NDP_CAP(_pEleStart, _val) SET_BITS_TO_LE_4BYTE( ((u8 *)(_pEleStart))+21, 3, 1, ((u8)_val) )
|
|
#define SET_HT_CAP_TXBF_TRANSMIT_NDP_CAP(_pEleStart, _val) SET_BITS_TO_LE_4BYTE( ((u8 *)(_pEleStart))+21, 4, 1, ((u8)_val) )
|
|
#define SET_HT_CAP_TXBF_EXPLICIT_COMP_STEERING_CAP(_pEleStart, _val) SET_BITS_TO_LE_4BYTE( ((u8 *)(_pEleStart))+21, 10, 1, ((u8)_val) )
|
|
#define SET_HT_CAP_TXBF_EXPLICIT_COMP_FEEDBACK_CAP(_pEleStart, _val) SET_BITS_TO_LE_4BYTE( ((u8 *)(_pEleStart))+21, 15, 2, ((u8)_val) )
|
|
#define SET_HT_CAP_TXBF_COMP_STEERING_NUM_ANTENNAS(_pEleStart, _val) SET_BITS_TO_LE_4BYTE( ((u8 *)(_pEleStart))+21, 23, 2, ((u8)_val) )
|
|
|
|
#define GET_HT_CAP_TXBF_EXPLICIT_COMP_STEERING_CAP(_pEleStart) LE_BITS_TO_4BYTE((_pEleStart)+21, 10, 1)
|
|
#define GET_HT_CAP_TXBF_EXPLICIT_COMP_FEEDBACK_CAP(_pEleStart) LE_BITS_TO_4BYTE((_pEleStart)+21, 15, 2)
|
|
|
|
#endif //_RTL871X_HT_H_
|
|
|