rtl8192eu-linux-driver/include/drv_types.h

1741 lines
44 KiB
C
Raw Normal View History

/******************************************************************************
*
2019-11-09 10:12:08 +00:00
* Copyright(c) 2007 - 2017 Realtek Corporation.
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of version 2 of the GNU General Public License as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
* more details.
*
2019-11-09 10:12:08 +00:00
*****************************************************************************/
/*-------------------------------------------------------------------------------
For type defines and data structure defines
--------------------------------------------------------------------------------*/
#ifndef __DRV_TYPES_H__
#define __DRV_TYPES_H__
#include <drv_conf.h>
#include <basic_types.h>
#include <osdep_service.h>
#include <rtw_byteorder.h>
#include <wlan_bssdef.h>
#include <wifi.h>
#include <ieee80211.h>
2017-05-11 18:35:20 +00:00
#ifdef CONFIG_ARP_KEEP_ALIVE
2019-11-09 10:12:08 +00:00
#include <net/neighbour.h>
#include <net/arp.h>
2017-05-11 18:35:20 +00:00
#endif
2019-11-09 10:12:08 +00:00
typedef struct _ADAPTER _adapter, ADAPTER, *PADAPTER;
#include <rtw_debug.h>
2019-11-09 10:12:08 +00:00
#include <cmn_info/rtw_sta_info.h>
#include <rtw_rf.h>
2019-11-09 10:12:08 +00:00
#include "../core/rtw_chplan.h"
#ifdef CONFIG_80211N_HT
2019-11-09 10:12:08 +00:00
#include <rtw_ht.h>
#endif
#ifdef CONFIG_80211AC_VHT
2019-11-09 10:12:08 +00:00
#include <rtw_vht.h>
#endif
#ifdef CONFIG_INTEL_WIDI
2019-11-09 10:12:08 +00:00
#include <rtw_intel_widi.h>
#endif
#include <rtw_cmd.h>
#include <rtw_security.h>
#include <rtw_xmit.h>
#include <xmit_osdep.h>
#include <rtw_recv.h>
2019-11-09 10:12:08 +00:00
#include <rtw_rm.h>
#ifdef CONFIG_BEAMFORMING
2019-11-09 10:12:08 +00:00
#include <rtw_beamforming.h>
#endif
#include <recv_osdep.h>
#include <rtw_efuse.h>
#include <rtw_sreset.h>
#include <hal_intf.h>
#include <hal_com.h>
#include <hal_com_h2c.h>
#include <hal_com_led.h>
2017-05-11 18:35:20 +00:00
#include "../hal/hal_dm.h"
#include <rtw_qos.h>
#include <rtw_pwrctrl.h>
#include <rtw_mlme.h>
#include <mlme_osdep.h>
#include <rtw_io.h>
#include <rtw_ioctl.h>
#include <rtw_ioctl_set.h>
#include <rtw_ioctl_rtl.h>
#include <osdep_intf.h>
#include <rtw_eeprom.h>
#include "sta_info.h"
#include <rtw_event.h>
#include <rtw_mlme_ext.h>
2019-11-09 10:12:08 +00:00
#include <rtw_mi.h>
#include <rtw_ap.h>
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_MESH
#include "../core/mesh/rtw_mesh.h"
#endif
#include <rtw_efuse.h>
#include <rtw_version.h>
#include <rtw_odm.h>
2017-05-11 18:35:20 +00:00
#ifdef CONFIG_PREALLOC_RX_SKB_BUFFER
2019-11-09 10:12:08 +00:00
#include <rtw_mem.h>
2017-05-11 18:35:20 +00:00
#endif
#include <rtw_p2p.h>
#ifdef CONFIG_TDLS
2019-11-09 10:12:08 +00:00
#include <rtw_tdls.h>
#endif /* CONFIG_TDLS */
#ifdef CONFIG_WAPI_SUPPORT
2019-11-09 10:12:08 +00:00
#include <rtw_wapi.h>
#endif /* CONFIG_WAPI_SUPPORT */
#ifdef CONFIG_MP_INCLUDED
2019-11-09 10:12:08 +00:00
#include <rtw_mp.h>
#endif /* CONFIG_MP_INCLUDED */
#ifdef CONFIG_BR_EXT
2019-11-09 10:12:08 +00:00
#include <rtw_br_ext.h>
#endif /* CONFIG_BR_EXT */
#ifdef CONFIG_IOL
2019-11-09 10:12:08 +00:00
#include <rtw_iol.h>
#endif /* CONFIG_IOL */
#include <circ_buf.h>
#include <rtw_android.h>
2019-11-09 10:12:08 +00:00
#include <rtw_btcoex_wifionly.h>
2017-05-11 18:47:23 +00:00
#include <rtw_btcoex.h>
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MCC_MODE
#include <rtw_mcc.h>
#endif /*CONFIG_MCC_MODE */
#ifdef CONFIG_RTW_REPEATER_SON
#include <rtw_rson.h>
#endif /*CONFIG_RTW_REPEATER_SON */
2017-05-11 18:47:23 +00:00
#define SPEC_DEV_ID_NONE BIT(0)
#define SPEC_DEV_ID_DISABLE_HT BIT(1)
#define SPEC_DEV_ID_ENABLE_PS BIT(2)
#define SPEC_DEV_ID_RF_CONFIG_1T1R BIT(3)
#define SPEC_DEV_ID_RF_CONFIG_2T2R BIT(4)
#define SPEC_DEV_ID_ASSIGN_IFNAME BIT(5)
2019-11-09 10:12:08 +00:00
struct specific_device_id {
u32 flags;
u16 idVendor;
u16 idProduct;
};
2019-11-09 10:12:08 +00:00
struct registry_priv {
u8 chip_version;
u8 rfintfs;
u8 lbkmode;
u8 hci;
NDIS_802_11_SSID ssid;
2019-11-09 10:12:08 +00:00
u8 network_mode; /* infra, ad-hoc, auto */
u8 channel;/* ad-hoc support requirement */
u8 wireless_mode;/* A, B, G, auto */
u8 scan_mode;/* active, passive */
u8 radio_enable;
2019-11-09 10:12:08 +00:00
u8 preamble;/* long, short, auto */
u8 vrtl_carrier_sense;/* Enable, Disable, Auto */
u8 vcs_type;/* RTS/CTS, CTS-to-self */
u16 rts_thresh;
u16 frag_thresh;
u8 adhoc_tx_pwr;
u8 soft_ap;
u8 power_mgnt;
u8 ips_mode;
2019-11-09 10:12:08 +00:00
u8 lps_level;
u8 lps_chk_by_tp;
u8 smart_ps;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_WMMPS_STA
u8 wmm_smart_ps;
#endif /* CONFIG_WMMPS_STA */
u8 usb_rxagg_mode;
2019-11-09 10:12:08 +00:00
u8 dynamic_agg_enable;
u8 long_retry_lmt;
u8 short_retry_lmt;
u16 busy_thresh;
2019-11-09 10:12:08 +00:00
u16 max_bss_cnt;
u8 ack_policy;
u8 mp_mode;
2019-11-09 10:12:08 +00:00
#if defined(CONFIG_MP_INCLUDED) && defined(CONFIG_RTW_CUSTOMER_STR)
u8 mp_customer_str;
#endif
u8 mp_dm;
u8 software_encrypt;
u8 software_decrypt;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_TX_EARLY_MODE
u8 early_mode;
2019-11-09 10:12:08 +00:00
#endif
u8 acm_method;
2019-11-09 10:12:08 +00:00
/* WMM */
u8 wmm_enable;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_WMMPS_STA
/* uapsd (unscheduled automatic power-save delivery) = a kind of wmmps */
u8 uapsd_max_sp_len;
/* BIT0: AC_VO UAPSD, BIT1: AC_VI UAPSD, BIT2: AC_BK UAPSD, BIT3: AC_BE UAPSD */
u8 uapsd_ac_enable;
#endif /* CONFIG_WMMPS_STA */
WLAN_BSSID_EX dev_network;
2019-11-09 10:12:08 +00:00
u8 tx_bw_mode;
#ifdef CONFIG_AP_MODE
u8 bmc_tx_rate;
#endif
#ifdef CONFIG_80211N_HT
u8 ht_enable;
2019-11-09 10:12:08 +00:00
/* 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160MHz */
/* 2.4G use bit 0 ~ 3, 5G use bit 4 ~ 7 */
/* 0x21 means enable 2.4G 40MHz & 5G 80MHz */
u8 bw_mode;
2019-11-09 10:12:08 +00:00
u8 ampdu_enable;/* for tx */
u8 rx_stbc;
u8 rx_ampdu_amsdu;/* Rx A-MPDU Supports A-MSDU is permitted */
u8 tx_ampdu_amsdu;/* Tx A-MPDU Supports A-MSDU is permitted */
u8 rx_ampdu_sz_limit_by_nss_bw[4][4]; /* 1~4SS, BW20~BW160 */
/* Short GI support Bit Map */
/* BIT0 - 20MHz, 1: support, 0: non-support */
/* BIT1 - 40MHz, 1: support, 0: non-support */
/* BIT2 - 80MHz, 1: support, 0: non-support */
/* BIT3 - 160MHz, 1: support, 0: non-support */
u8 short_gi;
2019-11-09 10:12:08 +00:00
/* BIT0: Enable VHT LDPC Rx, BIT1: Enable VHT LDPC Tx, BIT4: Enable HT LDPC Rx, BIT5: Enable HT LDPC Tx */
u8 ldpc_cap;
2019-11-09 10:12:08 +00:00
/* BIT0: Enable VHT STBC Rx, BIT1: Enable VHT STBC Tx, BIT4: Enable HT STBC Rx, BIT5: Enable HT STBC Tx */
u8 stbc_cap;
2019-11-09 10:12:08 +00:00
/*
* BIT0: Enable VHT SU Beamformer
* BIT1: Enable VHT SU Beamformee
* BIT2: Enable VHT MU Beamformer, depend on VHT SU Beamformer
* BIT3: Enable VHT MU Beamformee, depend on VHT SU Beamformee
* BIT4: Enable HT Beamformer
* BIT5: Enable HT Beamformee
*/
u8 beamform_cap;
2017-05-11 18:47:23 +00:00
u8 beamformer_rf_num;
u8 beamformee_rf_num;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_80211N_HT */
#ifdef CONFIG_80211AC_VHT
2019-11-09 10:12:08 +00:00
u8 vht_enable; /* 0:disable, 1:enable, 2:auto */
u8 ampdu_factor;
2019-11-09 10:12:08 +00:00
u8 vht_rx_mcs_map[2];
#endif /* CONFIG_80211AC_VHT */
u8 lowrate_two_xmit;
u8 rf_config ;
u8 low_power ;
2019-11-09 10:12:08 +00:00
u8 wifi_spec;/* !turbo_mode */
u8 special_rf_path; /* 0: 2T2R ,1: only turn on path A 1T1R */
2017-05-11 18:47:23 +00:00
char alpha2[2];
u8 channel_plan;
2019-11-09 10:12:08 +00:00
u8 excl_chs[MAX_CHANNEL_NUM];
u8 full_ch_in_p2p_handshake; /* 0: reply only softap channel, 1: reply full channel list*/
#ifdef CONFIG_BT_COEXIST
u8 btcoex;
u8 bt_iso;
u8 bt_sco;
u8 bt_ampdu;
2019-11-09 10:12:08 +00:00
u8 ant_num;
u8 single_ant_path;
#endif
BOOLEAN bAcceptAddbaReq;
u8 antdiv_cfg;
u8 antdiv_type;
2019-11-09 10:12:08 +00:00
u8 drv_ant_band_switch;
2017-05-11 18:47:23 +00:00
u8 switch_usb_mode;
2019-11-09 10:12:08 +00:00
u8 usbss_enable;/* 0:disable,1:enable */
u8 hwpdn_mode;/* 0:disable,1:enable,2:decide by EFUSE config */
u8 hwpwrp_detect;/* 0:disable,1:enable */
2019-11-09 10:12:08 +00:00
u8 hw_wps_pbc;/* 0:disable,1:enable */
#ifdef CONFIG_ADAPTOR_INFO_CACHING_FILE
char adaptor_info_caching_file_path[PATH_LENGTH_MAX];
#endif
#ifdef CONFIG_LAYER2_ROAMING
2019-11-09 10:12:08 +00:00
u8 max_roaming_times; /* the max number driver will try to roaming */
#endif
#ifdef CONFIG_IOL
2019-11-09 10:12:08 +00:00
u8 fw_iol; /* enable iol without other concern */
#endif
#ifdef CONFIG_80211D
u8 enable80211d;
#endif
u8 ifname[16];
u8 if2name[16];
u8 notch_filter;
2017-05-11 18:47:23 +00:00
/* for pll reference clock selction */
u8 pll_ref_clk_sel;
2019-11-09 10:12:08 +00:00
/* define for tx power adjust */
#if CONFIG_TXPWR_LIMIT
u8 RegEnableTxPowerLimit;
2019-11-09 10:12:08 +00:00
#endif
u8 RegEnableTxPowerByRate;
2017-05-11 18:47:23 +00:00
u8 target_tx_pwr_valid;
s8 target_tx_pwr_2g[RF_PATH_MAX][RATE_SECTION_NUM];
#ifdef CONFIG_IEEE80211_BAND_5GHZ
s8 target_tx_pwr_5g[RF_PATH_MAX][RATE_SECTION_NUM - 1];
#endif
2019-11-09 10:12:08 +00:00
u8 tsf_update_pause_factor;
u8 tsf_update_restore_factor;
s8 TxBBSwing_2G;
s8 TxBBSwing_5G;
u8 AmplifierType_2G;
u8 AmplifierType_5G;
u8 bEn_RFE;
u8 RFE_Type;
2019-11-09 10:12:08 +00:00
u8 PowerTracking_Type;
u8 GLNA_Type;
u8 check_fw_ps;
2017-05-11 18:47:23 +00:00
u8 RegPwrTrimEnable;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_LOAD_PHY_PARA_FROM_FILE
u8 load_phy_file;
u8 RegDecryptCustomFile;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_CONCURRENT_MODE
u8 virtual_iface_num;
#endif
u8 qos_opt_enable;
2017-05-11 18:35:20 +00:00
u8 hiq_filter;
u8 adaptivity_en;
u8 adaptivity_mode;
2017-05-11 18:47:23 +00:00
s8 adaptivity_th_l2h_ini;
s8 adaptivity_th_edcca_hl_diff;
u8 boffefusemask;
BOOLEAN bFileMaskEfuse;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_ACS
2017-05-11 18:47:23 +00:00
u8 acs_auto_scan;
2019-11-09 10:12:08 +00:00
u8 acs_mode;
#endif
#ifdef CONFIG_BACKGROUND_NOISE_MONITOR
u8 nm_mode;
2017-05-11 18:47:23 +00:00
#endif
u32 reg_rxgain_offset_2g;
u32 reg_rxgain_offset_5gl;
u32 reg_rxgain_offset_5gm;
u32 reg_rxgain_offset_5gh;
2017-05-11 18:47:23 +00:00
#ifdef CONFIG_DFS_MASTER
u8 dfs_region_domain;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MCC_MODE
u8 en_mcc;
u32 rtw_mcc_single_tx_cri;
u32 rtw_mcc_ap_bw20_target_tx_tp;
u32 rtw_mcc_ap_bw40_target_tx_tp;
u32 rtw_mcc_ap_bw80_target_tx_tp;
u32 rtw_mcc_sta_bw20_target_tx_tp;
u32 rtw_mcc_sta_bw40_target_tx_tp;
u32 rtw_mcc_sta_bw80_target_tx_tp;
s8 rtw_mcc_policy_table_idx;
u8 rtw_mcc_duration;
u8 rtw_mcc_enable_runtime_duration;
#endif /* CONFIG_MCC_MODE */
#ifdef CONFIG_RTW_NAPI
u8 en_napi;
#ifdef CONFIG_RTW_NAPI_DYNAMIC
u32 napi_threshold; /* unit: Mbps */
#endif /* CONFIG_RTW_NAPI_DYNAMIC */
#ifdef CONFIG_RTW_GRO
u8 en_gro;
#endif /* CONFIG_RTW_GRO */
#endif /* CONFIG_RTW_NAPI */
#ifdef CONFIG_WOWLAN
u8 wakeup_event;
u8 suspend_type;
#endif
#ifdef CONFIG_SUPPORT_TRX_SHARED
u8 trx_share_mode;
#endif
u8 check_hw_status;
u8 wowlan_sta_mix_mode;
u32 pci_aspm_config;
u8 iqk_fw_offload;
u8 ch_switch_offload;
#ifdef CONFIG_TDLS
u8 en_tdls;
#endif
#ifdef CONFIG_ADVANCE_OTA
u8 adv_ota;
#endif
#ifdef CONFIG_FW_OFFLOAD_PARAM_INIT
u8 fw_param_init;
#endif
#ifdef CONFIG_DYNAMIC_SOML
u8 dyn_soml_en;
u8 dyn_soml_train_num;
u8 dyn_soml_interval;
u8 dyn_soml_period;
u8 dyn_soml_delay;
#endif
#ifdef CONFIG_FW_HANDLE_TXBCN
u8 fw_tbtt_rpt;
#endif
#ifdef DBG_LA_MODE
u8 la_mode_en;
#endif
2017-05-11 18:47:23 +00:00
};
2019-11-09 10:12:08 +00:00
/* For registry parameters */
#define RGTRY_OFT(field) ((ULONG)FIELD_OFFSET(struct registry_priv, field))
#define RGTRY_SZ(field) sizeof(((struct registry_priv *) 0)->field)
2017-05-11 18:35:20 +00:00
#define GetRegAmplifierType2G(_Adapter) (_Adapter->registrypriv.AmplifierType_2G)
#define GetRegAmplifierType5G(_Adapter) (_Adapter->registrypriv.AmplifierType_5G)
#define GetRegTxBBSwing_2G(_Adapter) (_Adapter->registrypriv.TxBBSwing_2G)
#define GetRegTxBBSwing_5G(_Adapter) (_Adapter->registrypriv.TxBBSwing_5G)
#define GetRegbENRFEType(_Adapter) (_Adapter->registrypriv.bEn_RFE)
#define GetRegRFEType(_Adapter) (_Adapter->registrypriv.RFE_Type)
2017-05-11 18:47:23 +00:00
#define GetRegGLNAType(_Adapter) (_Adapter->registrypriv.GLNA_Type)
2019-11-09 10:12:08 +00:00
#define GetRegPowerTrackingType(_Adapter) (_Adapter->registrypriv.PowerTracking_Type)
2017-05-11 18:35:20 +00:00
2019-11-09 10:12:08 +00:00
#define WOWLAN_IS_STA_MIX_MODE(_Adapter) (_Adapter->registrypriv.wowlan_sta_mix_mode)
#define BSSID_OFT(field) ((ULONG)FIELD_OFFSET(WLAN_BSSID_EX, field))
#define BSSID_SZ(field) sizeof(((PWLAN_BSSID_EX) 0)->field)
2019-11-09 10:12:08 +00:00
#define BW_MODE_2G(bw_mode) ((bw_mode) & 0x0F)
#define BW_MODE_5G(bw_mode) ((bw_mode) >> 4)
#ifdef CONFIG_80211N_HT
#define REGSTY_BW_2G(regsty) BW_MODE_2G((regsty)->bw_mode)
#define REGSTY_BW_5G(regsty) BW_MODE_5G((regsty)->bw_mode)
#else
#define REGSTY_BW_2G(regsty) CHANNEL_WIDTH_20
#define REGSTY_BW_5G(regsty) CHANNEL_WIDTH_20
#endif
2017-05-11 18:47:23 +00:00
#define REGSTY_IS_BW_2G_SUPPORT(regsty, bw) (REGSTY_BW_2G((regsty)) >= (bw))
#define REGSTY_IS_BW_5G_SUPPORT(regsty, bw) (REGSTY_BW_5G((regsty)) >= (bw))
2017-05-11 18:47:23 +00:00
#define REGSTY_IS_11AC_ENABLE(regsty) ((regsty)->vht_enable != 0)
#define REGSTY_IS_11AC_AUTO(regsty) ((regsty)->vht_enable == 2)
2019-11-09 10:12:08 +00:00
typedef struct rtw_if_operations {
int __must_check (*read)(struct dvobj_priv *d, unsigned int addr, void *buf,
size_t len, bool fixed);
int __must_check (*write)(struct dvobj_priv *d, unsigned int addr, void *buf,
size_t len, bool fixed);
} RTW_IF_OPS, *PRTW_IF_OPS;
#ifdef CONFIG_SDIO_HCI
2019-11-09 10:12:08 +00:00
#include <drv_types_sdio.h>
#define INTF_DATA SDIO_DATA
#define INTF_OPS PRTW_IF_OPS
#elif defined(CONFIG_GSPI_HCI)
2019-11-09 10:12:08 +00:00
#include <drv_types_gspi.h>
#define INTF_DATA GSPI_DATA
#elif defined(CONFIG_PCI_HCI)
2019-11-09 10:12:08 +00:00
#include <drv_types_pci.h>
#endif
#ifdef CONFIG_CONCURRENT_MODE
2019-11-09 10:12:08 +00:00
#define is_primary_adapter(adapter) (adapter->adapter_type == PRIMARY_ADAPTER)
#define is_vir_adapter(adapter) (adapter->adapter_type == VIRTUAL_ADAPTER)
#define get_hw_port(adapter) (adapter->hw_port)
#else
2019-11-09 10:12:08 +00:00
#define is_primary_adapter(adapter) (1)
#define is_vir_adapter(adapter) (0)
#define get_hw_port(adapter) (HW_PORT0)
#endif
2017-05-11 18:47:23 +00:00
#define GET_PRIMARY_ADAPTER(padapter) (((_adapter *)padapter)->dvobj->padapters[IFACE_ID0])
#define GET_IFACE_NUMS(padapter) (((_adapter *)padapter)->dvobj->iface_nums)
#define GET_ADAPTER(padapter, iface_id) (((_adapter *)padapter)->dvobj->padapters[iface_id])
2017-05-11 18:35:20 +00:00
#define GetDefaultAdapter(padapter) padapter
enum _IFACE_ID {
2019-11-09 10:12:08 +00:00
IFACE_ID0, /*PRIMARY_ADAPTER*/
IFACE_ID1,
IFACE_ID2,
IFACE_ID3,
2019-11-09 10:12:08 +00:00
IFACE_ID4,
IFACE_ID5,
IFACE_ID6,
IFACE_ID7,
IFACE_ID_MAX,
};
2019-11-09 10:12:08 +00:00
#define VIF_START_ID 1
2017-05-11 18:35:20 +00:00
#ifdef CONFIG_DBG_COUNTER
struct rx_logs {
u32 intf_rx;
u32 intf_rx_err_recvframe;
u32 intf_rx_err_skb;
u32 intf_rx_report;
u32 core_rx;
u32 core_rx_pre;
u32 core_rx_pre_ver_err;
u32 core_rx_pre_mgmt;
u32 core_rx_pre_mgmt_err_80211w;
u32 core_rx_pre_mgmt_err;
u32 core_rx_pre_ctrl;
u32 core_rx_pre_ctrl_err;
u32 core_rx_pre_data;
u32 core_rx_pre_data_wapi_seq_err;
u32 core_rx_pre_data_wapi_key_err;
u32 core_rx_pre_data_handled;
u32 core_rx_pre_data_err;
u32 core_rx_pre_data_unknown;
u32 core_rx_pre_unknown;
u32 core_rx_enqueue;
u32 core_rx_dequeue;
u32 core_rx_post;
u32 core_rx_post_decrypt;
u32 core_rx_post_decrypt_wep;
u32 core_rx_post_decrypt_tkip;
u32 core_rx_post_decrypt_aes;
u32 core_rx_post_decrypt_wapi;
u32 core_rx_post_decrypt_hw;
u32 core_rx_post_decrypt_unknown;
u32 core_rx_post_decrypt_err;
u32 core_rx_post_defrag_err;
u32 core_rx_post_portctrl_err;
u32 core_rx_post_indicate;
u32 core_rx_post_indicate_in_oder;
u32 core_rx_post_indicate_reoder;
u32 core_rx_post_indicate_err;
u32 os_indicate;
u32 os_indicate_ap_mcast;
u32 os_indicate_ap_forward;
u32 os_indicate_ap_self;
u32 os_indicate_err;
u32 os_netif_ok;
u32 os_netif_err;
};
struct tx_logs {
u32 os_tx;
u32 os_tx_err_up;
u32 os_tx_err_xmit;
u32 os_tx_m2u;
u32 os_tx_m2u_ignore_fw_linked;
u32 os_tx_m2u_ignore_self;
u32 os_tx_m2u_entry;
u32 os_tx_m2u_entry_err_xmit;
u32 os_tx_m2u_entry_err_skb;
u32 os_tx_m2u_stop;
u32 core_tx;
u32 core_tx_err_pxmitframe;
u32 core_tx_err_brtx;
u32 core_tx_upd_attrib;
u32 core_tx_upd_attrib_adhoc;
u32 core_tx_upd_attrib_sta;
u32 core_tx_upd_attrib_ap;
u32 core_tx_upd_attrib_unknown;
u32 core_tx_upd_attrib_dhcp;
u32 core_tx_upd_attrib_icmp;
u32 core_tx_upd_attrib_active;
u32 core_tx_upd_attrib_err_ucast_sta;
u32 core_tx_upd_attrib_err_ucast_ap_link;
u32 core_tx_upd_attrib_err_sta;
u32 core_tx_upd_attrib_err_link;
u32 core_tx_upd_attrib_err_sec;
u32 core_tx_ap_enqueue_warn_fwstate;
u32 core_tx_ap_enqueue_warn_sta;
u32 core_tx_ap_enqueue_warn_nosta;
u32 core_tx_ap_enqueue_warn_link;
u32 core_tx_ap_enqueue_warn_trigger;
u32 core_tx_ap_enqueue_mcast;
u32 core_tx_ap_enqueue_ucast;
u32 core_tx_ap_enqueue;
u32 intf_tx;
u32 intf_tx_pending_ac;
u32 intf_tx_pending_fw_under_survey;
u32 intf_tx_pending_fw_under_linking;
u32 intf_tx_pending_xmitbuf;
u32 intf_tx_enqueue;
u32 core_tx_enqueue;
u32 core_tx_enqueue_class;
u32 core_tx_enqueue_class_err_sta;
u32 core_tx_enqueue_class_err_nosta;
u32 core_tx_enqueue_class_err_fwlink;
u32 intf_tx_direct;
u32 intf_tx_direct_err_coalesce;
u32 intf_tx_dequeue;
u32 intf_tx_dequeue_err_coalesce;
u32 intf_tx_dump_xframe;
u32 intf_tx_dump_xframe_err_txdesc;
u32 intf_tx_dump_xframe_err_port;
};
struct int_logs {
u32 all;
u32 err;
u32 tbdok;
u32 tbder;
u32 bcnderr;
u32 bcndma;
u32 bcndma_e;
u32 rx;
u32 rx_rdu;
u32 rx_fovw;
u32 txfovw;
u32 mgntok;
u32 highdok;
u32 bkdok;
u32 bedok;
u32 vidok;
u32 vodok;
};
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_DBG_COUNTER */
2017-05-11 18:35:20 +00:00
struct debug_priv {
u32 dbg_sdio_free_irq_error_cnt;
u32 dbg_sdio_alloc_irq_error_cnt;
u32 dbg_sdio_free_irq_cnt;
u32 dbg_sdio_alloc_irq_cnt;
u32 dbg_sdio_deinit_error_cnt;
u32 dbg_sdio_init_error_cnt;
u32 dbg_suspend_error_cnt;
u32 dbg_suspend_cnt;
u32 dbg_resume_cnt;
u32 dbg_resume_error_cnt;
u32 dbg_deinit_fail_cnt;
u32 dbg_carddisable_cnt;
u32 dbg_carddisable_error_cnt;
u32 dbg_ps_insuspend_cnt;
u32 dbg_dev_unload_inIPS_cnt;
u32 dbg_wow_leave_ps_fail_cnt;
u32 dbg_scan_pwr_state_cnt;
u32 dbg_downloadfw_pwr_state_cnt;
u32 dbg_fw_read_ps_state_fail_cnt;
u32 dbg_leave_ips_fail_cnt;
u32 dbg_leave_lps_fail_cnt;
u32 dbg_h2c_leave32k_fail_cnt;
u32 dbg_diswow_dload_fw_fail_cnt;
u32 dbg_enwow_dload_fw_fail_cnt;
u32 dbg_ips_drvopen_fail_cnt;
u32 dbg_poll_fail_cnt;
u32 dbg_rpwm_toogle_cnt;
u32 dbg_rpwm_timeout_fail_cnt;
u32 dbg_sreset_cnt;
2019-11-09 10:12:08 +00:00
u32 dbg_fw_mem_dl_error_cnt;
u64 dbg_rx_fifo_last_overflow;
u64 dbg_rx_fifo_curr_overflow;
u64 dbg_rx_fifo_diff_overflow;
};
struct rtw_traffic_statistics {
2019-11-09 10:12:08 +00:00
/* tx statistics */
u64 tx_bytes;
u64 tx_pkts;
u64 tx_drop;
u64 cur_tx_bytes;
u64 last_tx_bytes;
2019-11-09 10:12:08 +00:00
u32 cur_tx_tp; /* Tx throughput in Mbps. */
2019-11-09 10:12:08 +00:00
/* rx statistics */
u64 rx_bytes;
u64 rx_pkts;
u64 rx_drop;
u64 cur_rx_bytes;
u64 last_rx_bytes;
2019-11-09 10:12:08 +00:00
u32 cur_rx_tp; /* Rx throughput in Mbps. */
};
2017-05-11 18:47:23 +00:00
#define SEC_CAP_CHK_BMC BIT0
#define SEC_STATUS_STA_PK_GK_CONFLICT_DIS_BMC_SEARCH BIT0
struct sec_cam_bmp {
u32 m0;
#if (SEC_CAM_ENT_NUM_SW_LIMIT > 32)
u32 m1;
#endif
#if (SEC_CAM_ENT_NUM_SW_LIMIT > 64)
u32 m2;
#endif
#if (SEC_CAM_ENT_NUM_SW_LIMIT > 96)
u32 m3;
#endif
};
2017-05-11 18:35:20 +00:00
struct cam_ctl_t {
_lock lock;
2017-05-11 18:47:23 +00:00
u8 sec_cap;
u32 flags;
u8 num;
struct sec_cam_bmp used;
_mutex sec_cam_access_mutex;
2017-05-11 18:35:20 +00:00
};
2017-05-11 18:47:23 +00:00
struct sec_cam_ent {
u16 ctrl;
u8 mac[ETH_ALEN];
u8 key[16];
};
#define KEY_FMT "%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x"
2019-11-09 10:12:08 +00:00
#define KEY_ARG(x) ((u8 *)(x))[0], ((u8 *)(x))[1], ((u8 *)(x))[2], ((u8 *)(x))[3], ((u8 *)(x))[4], ((u8 *)(x))[5], \
((u8 *)(x))[6], ((u8 *)(x))[7], ((u8 *)(x))[8], ((u8 *)(x))[9], ((u8 *)(x))[10], ((u8 *)(x))[11], \
((u8 *)(x))[12], ((u8 *)(x))[13], ((u8 *)(x))[14], ((u8 *)(x))[15]
#define RTW_DEFAULT_MGMT_MACID 1
2017-05-11 18:35:20 +00:00
struct macid_bmp {
u32 m0;
#if (MACID_NUM_SW_LIMIT > 32)
u32 m1;
#endif
#if (MACID_NUM_SW_LIMIT > 64)
u32 m2;
#endif
#if (MACID_NUM_SW_LIMIT > 96)
u32 m3;
#endif
};
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_CLIENT_PORT_CFG
struct clt_port_t{
_lock lock;
u8 bmp;
s8 num;
};
#define get_clt_num(adapter) (adapter_to_dvobj(adapter)->clt_port.num)
#endif
2017-05-11 18:35:20 +00:00
struct macid_ctl_t {
_lock lock;
u8 num;
struct macid_bmp used;
struct macid_bmp bmc;
2019-11-09 10:12:08 +00:00
struct macid_bmp if_g[CONFIG_IFACE_NUMBER];
2017-05-11 18:35:20 +00:00
struct macid_bmp ch_g[2]; /* 2 ch concurrency */
2019-11-09 10:12:08 +00:00
u8 iface_bmc[CONFIG_IFACE_NUMBER]; /* bmc TX macid for each iface*/
2017-05-11 18:47:23 +00:00
u8 h2c_msr[MACID_NUM_SW_LIMIT];
2019-11-09 10:12:08 +00:00
u8 bw[MACID_NUM_SW_LIMIT];
u8 vht_en[MACID_NUM_SW_LIMIT];
u32 rate_bmp0[MACID_NUM_SW_LIMIT];
u32 rate_bmp1[MACID_NUM_SW_LIMIT];
struct sta_info *sta[MACID_NUM_SW_LIMIT]; /* corresponding stainfo when macid is not shared */
/* macid sleep registers */
u16 reg_sleep_m0;
#if (MACID_NUM_SW_LIMIT > 32)
u16 reg_sleep_m1;
#endif
#if (MACID_NUM_SW_LIMIT > 64)
u16 reg_sleep_m2;
#endif
#if (MACID_NUM_SW_LIMIT > 96)
u16 reg_sleep_m3;
#endif
2017-05-11 18:35:20 +00:00
};
2019-11-09 10:12:08 +00:00
/* used for rf_ctl_t.rate_bmp_cck_ofdm */
#define RATE_BMP_CCK 0x000F
#define RATE_BMP_OFDM 0xFFF0
#define RATE_BMP_HAS_CCK(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_CCK)
#define RATE_BMP_HAS_OFDM(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_OFDM)
#define RATE_BMP_GET_CCK(_bmp_cck_ofdm) (_bmp_cck_ofdm & RATE_BMP_CCK)
#define RATE_BMP_GET_OFDM(_bmp_cck_ofdm) ((_bmp_cck_ofdm & RATE_BMP_OFDM) >> 4)
/* used for rf_ctl_t.rate_bmp_ht_by_bw */
#define RATE_BMP_HT_1SS 0x000000FF
#define RATE_BMP_HT_2SS 0x0000FF00
#define RATE_BMP_HT_3SS 0x00FF0000
#define RATE_BMP_HT_4SS 0xFF000000
#define RATE_BMP_HAS_HT_1SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_1SS)
#define RATE_BMP_HAS_HT_2SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_2SS)
#define RATE_BMP_HAS_HT_3SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_3SS)
#define RATE_BMP_HAS_HT_4SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_4SS)
#define RATE_BMP_GET_HT_1SS(_bmp_ht) (_bmp_ht & RATE_BMP_HT_1SS)
#define RATE_BMP_GET_HT_2SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_2SS) >> 8)
#define RATE_BMP_GET_HT_3SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_3SS) >> 16)
#define RATE_BMP_GET_HT_4SS(_bmp_ht) ((_bmp_ht & RATE_BMP_HT_4SS) >> 24)
/* used for rf_ctl_t.rate_bmp_vht_by_bw */
#define RATE_BMP_VHT_1SS 0x000003FF
#define RATE_BMP_VHT_2SS 0x000FFC00
#define RATE_BMP_VHT_3SS 0x3FF00000
#define RATE_BMP_HAS_VHT_1SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_1SS)
#define RATE_BMP_HAS_VHT_2SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_2SS)
#define RATE_BMP_HAS_VHT_3SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_3SS)
#define RATE_BMP_GET_VHT_1SS(_bmp_vht) (_bmp_vht & RATE_BMP_VHT_1SS)
#define RATE_BMP_GET_VHT_2SS(_bmp_vht) ((_bmp_vht & RATE_BMP_VHT_2SS) >> 10)
#define RATE_BMP_GET_VHT_3SS(_bmp_vht) ((_bmp_vht & RATE_BMP_VHT_3SS) >> 20)
#define TXPWR_LMT_REF_VHT_FROM_HT BIT0
#define TXPWR_LMT_REF_HT_FROM_VHT BIT1
#define TXPWR_LMT_HAS_CCK_1T BIT0
#define TXPWR_LMT_HAS_CCK_2T BIT1
#define TXPWR_LMT_HAS_CCK_3T BIT2
#define TXPWR_LMT_HAS_CCK_4T BIT3
#define TXPWR_LMT_HAS_OFDM_1T BIT4
#define TXPWR_LMT_HAS_OFDM_2T BIT5
#define TXPWR_LMT_HAS_OFDM_3T BIT6
#define TXPWR_LMT_HAS_OFDM_4T BIT7
#define OFFCHS_NONE 0
#define OFFCHS_LEAVING_OP 1
#define OFFCHS_LEAVE_OP 2
#define OFFCHS_BACKING_OP 3
2017-05-11 18:47:23 +00:00
struct rf_ctl_t {
2019-11-09 10:12:08 +00:00
const struct country_chplan *country_ent;
u8 ChannelPlan;
u8 max_chan_nums;
RT_CHANNEL_INFO channel_set[MAX_CHANNEL_NUM];
struct p2p_channels channel_list;
_mutex offch_mutex;
u8 offch_state;
/* used for debug or by tx power limit */
u16 rate_bmp_cck_ofdm; /* 20MHz */
u32 rate_bmp_ht_by_bw[2]; /* 20MHz, 40MHz. 4SS supported */
u32 rate_bmp_vht_by_bw[4]; /* 20MHz, 40MHz, 80MHz, 160MHz. up to 3SS supported */
/* used by tx power limit */
u8 highest_ht_rate_bw_bmp;
u8 highest_vht_rate_bw_bmp;
#if CONFIG_TXPWR_LIMIT
_mutex txpwr_lmt_mutex;
_list reg_exc_list;
u8 regd_exc_num;
_list txpwr_lmt_list;
u8 txpwr_regd_num;
const char *regd_name;
u8 txpwr_lmt_2g_cck_ofdm_state;
#ifdef CONFIG_IEEE80211_BAND_5GHZ
u8 txpwr_lmt_5g_cck_ofdm_state;
u8 txpwr_lmt_5g_20_40_ref;
#endif
#endif
u8 ch_sel_same_band_prefer;
#ifdef CONFIG_DFS
u8 csa_ch;
#ifdef CONFIG_DFS_MASTER
_timer radar_detect_timer;
bool radar_detect_by_others;
u8 radar_detect_enabled;
2017-05-11 18:47:23 +00:00
bool radar_detected;
u8 radar_detect_ch;
u8 radar_detect_bw;
u8 radar_detect_offset;
2019-11-09 10:12:08 +00:00
systime cac_start_time;
systime cac_end_time;
u8 cac_force_stop;
2017-05-11 18:47:23 +00:00
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_DFS_SLAVE_WITH_RADAR_DETECT
u8 dfs_slave_with_rd;
#endif
u8 dfs_ch_sel_d_flags;
u8 dbg_dfs_fake_radar_detect_cnt;
u8 dbg_dfs_radar_detect_trigger_non;
u8 dbg_dfs_choose_dfs_ch_first;
#endif /* CONFIG_DFS_MASTER */
#endif /* CONFIG_DFS */
2017-05-11 18:47:23 +00:00
};
#define RTW_CAC_STOPPED 0
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_DFS_MASTER
2017-05-11 18:47:23 +00:00
#define IS_CAC_STOPPED(rfctl) ((rfctl)->cac_end_time == RTW_CAC_STOPPED)
#define IS_CH_WAITING(rfctl) (!IS_CAC_STOPPED(rfctl) && rtw_time_after((rfctl)->cac_end_time, jiffies))
#define IS_UNDER_CAC(rfctl) (IS_CH_WAITING(rfctl) && rtw_time_after(jiffies, (rfctl)->cac_start_time))
2019-11-09 10:12:08 +00:00
#define IS_RADAR_DETECTED(rfctl) ((rfctl)->radar_detected)
#else
#define IS_CAC_STOPPED(rfctl) 1
#define IS_CH_WAITING(rfctl) 0
#define IS_UNDER_CAC(rfctl) 0
#define IS_RADAR_DETECTED(rfctl) 0
#endif /* CONFIG_DFS_MASTER */
#ifdef CONFIG_DFS_SLAVE_WITH_RADAR_DETECT
#define IS_DFS_SLAVE_WITH_RD(rfctl) ((rfctl)->dfs_slave_with_rd)
#else
#define IS_DFS_SLAVE_WITH_RD(rfctl) 0
#endif
2017-05-11 18:47:23 +00:00
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MBSSID_CAM
#define TOTAL_MBID_CAM_NUM 8
#define INVALID_CAM_ID 0xFF
struct mbid_cam_ctl_t {
_lock lock;
u8 bitmap;
atomic_t mbid_entry_num;
2019-11-09 10:12:08 +00:00
};
struct mbid_cam_cache {
u8 iface_id;
/*u8 role;*/ /*WIFI_STATION_STATE or WIFI_AP_STATE*/
u8 mac_addr[ETH_ALEN];
};
#endif /*CONFIG_MBSSID_CAM*/
#ifdef RTW_HALMAC
struct halmac_indicator {
struct submit_ctx *sctx;
u8 *buffer;
u32 buf_size;
u32 ret_size;
u32 status;
};
struct halmacpriv {
/* flags */
/* For asynchronous functions */
struct halmac_indicator *indicator;
/* Hardware parameters */
#ifdef CONFIG_SDIO_HCI
/* Store hardware tx queue page number setting */
u16 txpage[HW_QUEUE_ENTRY];
#endif /* CONFIG_SDIO_HCI */
};
#endif /* RTW_HALMAC */
#ifdef CONFIG_FW_MULTI_PORT_SUPPORT
/*info for H2C-0x2C*/
struct dft_info {
u8 port_id;
u8 mac_id;
};
#endif
#ifdef CONFIG_HW_P0_TSF_SYNC
struct tsf_info {
u8 sync_port;/*port_x's tsf sync to port_0*/
u8 offset; /*tsf timer offset*/
};
#endif
struct dvobj_priv {
/*-------- below is common data --------*/
2017-05-11 18:47:23 +00:00
u8 chip_type;
u8 HardwareType;
u8 interface_type;/*USB,SDIO,SPI,PCI*/
atomic_t bSurpriseRemoved;
atomic_t bDriverStopped;
s32 processing_dev_remove;
struct debug_priv drv_dbg;
_mutex hw_init_mutex;
_mutex h2c_fwcmd_mutex;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_CUSTOMER_STR
_mutex customer_str_mutex;
struct submit_ctx *customer_str_sctx;
u8 customer_str[RTW_CUSTOMER_STR_LEN];
#endif
_mutex setch_mutex;
_mutex setbw_mutex;
2017-05-11 18:47:23 +00:00
_mutex rf_read_reg_mutex;
#ifdef CONFIG_SDIO_INDIRECT_ACCESS
_mutex sd_indirect_access_mutex;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_SYSON_INDIRECT_ACCESS
_mutex syson_indirect_access_mutex; /* System On Reg R/W */
#endif
unsigned char oper_channel; /* saved channel info when call set_channel_bw */
unsigned char oper_bwmode;
2019-11-09 10:12:08 +00:00
unsigned char oper_ch_offset;/* PRIME_CHNL_OFFSET */
systime on_oper_ch_time;
_adapter *padapters[CONFIG_IFACE_NUMBER];/*IFACE_ID_MAX*/
u8 iface_nums; /* total number of ifaces used runtime */
struct mi_state iface_state;
#ifdef CONFIG_AP_MODE
#ifdef CONFIG_SUPPORT_MULTI_BCN
u8 nr_ap_if; /* total interface number of ap /go /mesh / nan mode. */
u16 inter_bcn_space; /* unit:ms */
_queue ap_if_q;
u8 vap_map;
u8 fw_bcn_offload;
u8 vap_tbtt_rpt_map;
#endif /*CONFIG_SUPPORT_MULTI_BCN*/
#ifdef CONFIG_RTW_REPEATER_SON
struct rtw_rson_struct rson_data;
#endif
#endif
#ifdef CONFIG_CLIENT_PORT_CFG
struct clt_port_t clt_port;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_HW_P0_TSF_SYNC
struct tsf_info p0_tsf;
#endif
systime periodic_tsf_update_etime;
_timer periodic_tsf_update_end_timer;
2017-05-11 18:35:20 +00:00
struct macid_ctl_t macid_ctl;
struct cam_ctl_t cam_ctl;
2017-05-11 18:47:23 +00:00
struct sec_cam_ent cam_cache[SEC_CAM_ENT_NUM_SW_LIMIT];
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MBSSID_CAM
struct mbid_cam_ctl_t mbid_cam_ctl;
struct mbid_cam_cache mbid_cam_cache[TOTAL_MBID_CAM_NUM];
#endif
2017-05-11 18:47:23 +00:00
struct rf_ctl_t rf_ctl;
2019-11-09 10:12:08 +00:00
/* For 92D, DMDP have 2 interface. */
u8 InterfaceNumber;
u8 NumInterfaces;
2019-11-09 10:12:08 +00:00
/* In /Out Pipe information */
int RtInPipe[2];
int RtOutPipe[4];
2019-11-09 10:12:08 +00:00
u8 Queue2Pipe[HW_QUEUE_ENTRY];/* for out pipe mapping */
u8 irq_alloc;
atomic_t continual_io_error;
atomic_t disable_func;
2019-11-09 10:12:08 +00:00
u8 xmit_block;
_lock xmit_block_lock;
struct pwrctrl_priv pwrctl_priv;
struct rtw_traffic_statistics traffic_stat;
2019-11-09 10:12:08 +00:00
_thread_hdl_ rtnl_lock_holder;
#if defined(CONFIG_IOCTL_CFG80211) && defined(RTW_SINGLE_WIPHY)
2017-05-11 18:47:23 +00:00
struct wiphy *wiphy;
2019-11-09 10:12:08 +00:00
#endif
#ifdef CONFIG_SWTIMER_BASED_TXBCN
_timer txbcn_timer;
#endif
_timer dynamic_chk_timer; /* dynamic/periodic check timer */
#ifdef CONFIG_RTW_NAPI_DYNAMIC
u8 en_napi_dynamic;
#endif /* CONFIG_RTW_NAPI_DYNAMIC */
#ifdef RTW_HALMAC
void *halmac;
struct halmacpriv hmpriv;
#endif /* RTW_HALMAC */
#ifdef CONFIG_FW_MULTI_PORT_SUPPORT
/*info for H2C-0x2C*/
struct dft_info dft;
2017-05-11 18:47:23 +00:00
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_WIFI_HAL
u32 nodfs;
#endif
/*-------- below is for SDIO INTERFACE --------*/
#ifdef INTF_DATA
INTF_DATA intf_data;
#endif
2019-11-09 10:12:08 +00:00
#ifdef INTF_OPS
INTF_OPS intf_ops;
#endif
2019-11-09 10:12:08 +00:00
/*-------- below is for USB INTERFACE --------*/
#ifdef CONFIG_USB_HCI
2019-11-09 10:12:08 +00:00
u8 usb_speed; /* 1.1, 2.0 or 3.0 */
u8 nr_endpoint;
u8 RtNumInPipes;
u8 RtNumOutPipes;
2019-11-09 10:12:08 +00:00
int ep_num[6]; /* endpoint number */
int RegUsbSS;
_sema usb_suspend_sema;
#ifdef CONFIG_USB_VENDOR_REQ_MUTEX
_mutex usb_vendor_req_mutex;
#endif
#ifdef CONFIG_USB_VENDOR_REQ_BUFFER_PREALLOC
2019-11-09 10:12:08 +00:00
u8 *usb_alloc_vendor_req_buf;
u8 *usb_vendor_req_buf;
#endif
struct usb_interface *pusbintf;
struct usb_device *pusbdev;
2019-11-09 10:12:08 +00:00
#endif/* CONFIG_USB_HCI */
2019-11-09 10:12:08 +00:00
/*-------- below is for PCIE INTERFACE --------*/
#ifdef CONFIG_PCI_HCI
struct pci_dev *ppcidev;
2019-11-09 10:12:08 +00:00
/* PCI MEM map */
unsigned long pci_mem_end; /* shared mem end */
unsigned long pci_mem_start; /* shared mem start */
2019-11-09 10:12:08 +00:00
/* PCI IO map */
unsigned long pci_base_addr; /* device I/O address */
2019-11-09 10:12:08 +00:00
#ifdef RTK_129X_PLATFORM
unsigned long ctrl_start;
/* PCI MASK addr */
unsigned long mask_addr;
/* PCI TRANSLATE addr */
unsigned long tran_addr;
_lock io_reg_lock;
#endif
/* PciBridge */
struct pci_priv pcipriv;
2017-05-11 18:47:23 +00:00
unsigned int irq; /* get from pci_dev.irq, store to net_device.irq */
u16 irqline;
u8 irq_enabled;
RT_ISR_CONTENT isr_content;
_lock irq_th_lock;
2019-11-09 10:12:08 +00:00
/* ASPM */
u8 const_pci_aspm;
u8 const_amdpci_aspm;
u8 const_hwsw_rfoff_d3;
u8 const_support_pciaspm;
2019-11-09 10:12:08 +00:00
/* pci-e bridge */
u8 const_hostpci_aspm_setting;
/* pci-e device */
u8 const_devicepci_aspm_setting;
u8 b_support_aspm; /* If it supports ASPM, Offset[560h] = 0x40, otherwise Offset[560h] = 0x00. */
u8 b_support_backdoor;
u8 bdma64;
2019-11-09 10:12:08 +00:00
#endif/* CONFIG_PCI_HCI */
#ifdef CONFIG_MCC_MODE
struct mcc_obj_priv mcc_objpriv;
#endif /*CONFIG_MCC_MODE */
#ifdef CONFIG_RTW_TPT_MODE
u8 tpt_mode; /* RTK T/P Testing Mode, 0:default mode */
u32 edca_be_ul;
u32 edca_be_dl;
#endif
/* also for RTK T/P Testing Mode */
u8 scan_deny;
};
2019-11-09 10:12:08 +00:00
#define DEV_STA_NUM(_dvobj) MSTATE_STA_NUM(&((_dvobj)->iface_state))
#define DEV_STA_LD_NUM(_dvobj) MSTATE_STA_LD_NUM(&((_dvobj)->iface_state))
#define DEV_STA_LG_NUM(_dvobj) MSTATE_STA_LG_NUM(&((_dvobj)->iface_state))
#define DEV_TDLS_LD_NUM(_dvobj) MSTATE_TDLS_LD_NUM(&((_dvobj)->iface_state))
#define DEV_AP_NUM(_dvobj) MSTATE_AP_NUM(&((_dvobj)->iface_state))
#define DEV_AP_STARTING_NUM(_dvobj) MSTATE_AP_STARTING_NUM(&((_dvobj)->iface_state))
#define DEV_AP_LD_NUM(_dvobj) MSTATE_AP_LD_NUM(&((_dvobj)->iface_state))
#define DEV_ADHOC_NUM(_dvobj) MSTATE_ADHOC_NUM(&((_dvobj)->iface_state))
#define DEV_ADHOC_LD_NUM(_dvobj) MSTATE_ADHOC_LD_NUM(&((_dvobj)->iface_state))
#define DEV_MESH_NUM(_dvobj) MSTATE_MESH_NUM(&((_dvobj)->iface_state))
#define DEV_MESH_LD_NUM(_dvobj) MSTATE_MESH_LD_NUM(&((_dvobj)->iface_state))
#define DEV_P2P_DV_NUM(_dvobj) MSTATE_P2P_DV_NUM(&((_dvobj)->iface_state))
#define DEV_P2P_GC_NUM(_dvobj) MSTATE_P2P_GC_NUM(&((_dvobj)->iface_state))
#define DEV_P2P_GO_NUM(_dvobj) MSTATE_P2P_GO_NUM(&((_dvobj)->iface_state))
#define DEV_SCAN_NUM(_dvobj) MSTATE_SCAN_NUM(&((_dvobj)->iface_state))
#define DEV_WPS_NUM(_dvobj) MSTATE_WPS_NUM(&((_dvobj)->iface_state))
#define DEV_ROCH_NUM(_dvobj) MSTATE_ROCH_NUM(&((_dvobj)->iface_state))
#define DEV_MGMT_TX_NUM(_dvobj) MSTATE_MGMT_TX_NUM(&((_dvobj)->iface_state))
#define DEV_U_CH(_dvobj) MSTATE_U_CH(&((_dvobj)->iface_state))
#define DEV_U_BW(_dvobj) MSTATE_U_BW(&((_dvobj)->iface_state))
#define DEV_U_OFFSET(_dvobj) MSTATE_U_OFFSET(&((_dvobj)->iface_state))
#define dvobj_to_pwrctl(dvobj) (&(dvobj->pwrctl_priv))
#define pwrctl_to_dvobj(pwrctl) container_of(pwrctl, struct dvobj_priv, pwrctl_priv)
2017-05-11 18:35:20 +00:00
#define dvobj_to_macidctl(dvobj) (&(dvobj->macid_ctl))
2019-11-09 10:12:08 +00:00
#define dvobj_to_sec_camctl(dvobj) (&(dvobj->cam_ctl))
2017-05-11 18:47:23 +00:00
#define dvobj_to_regsty(dvobj) (&(dvobj->padapters[IFACE_ID0]->registrypriv))
#if defined(CONFIG_IOCTL_CFG80211) && defined(RTW_SINGLE_WIPHY)
#define dvobj_to_wiphy(dvobj) ((dvobj)->wiphy)
#endif
#define dvobj_to_rfctl(dvobj) (&(dvobj->rf_ctl))
#define rfctl_to_dvobj(rfctl) container_of((rfctl), struct dvobj_priv, rf_ctl)
2019-11-09 10:12:08 +00:00
static inline void dev_set_surprise_removed(struct dvobj_priv *dvobj)
{
atomic_set(&dvobj->bSurpriseRemoved, _TRUE);
2019-11-09 10:12:08 +00:00
}
static inline void dev_clr_surprise_removed(struct dvobj_priv *dvobj)
{
atomic_set(&dvobj->bSurpriseRemoved, _FALSE);
2019-11-09 10:12:08 +00:00
}
static inline void dev_set_drv_stopped(struct dvobj_priv *dvobj)
{
atomic_set(&dvobj->bDriverStopped, _TRUE);
2019-11-09 10:12:08 +00:00
}
static inline void dev_clr_drv_stopped(struct dvobj_priv *dvobj)
{
atomic_set(&dvobj->bDriverStopped, _FALSE);
2019-11-09 10:12:08 +00:00
}
#define dev_is_surprise_removed(dvobj) (atomic_read(&dvobj->bSurpriseRemoved) == _TRUE)
#define dev_is_drv_stopped(dvobj) (atomic_read(&dvobj->bDriverStopped) == _TRUE)
2019-11-09 10:12:08 +00:00
static inline struct device *dvobj_to_dev(struct dvobj_priv *dvobj)
{
#ifdef CONFIG_USB_HCI
return &dvobj->pusbintf->dev;
#endif
#ifdef CONFIG_SDIO_HCI
return &dvobj->intf_data.func->dev;
#endif
#ifdef CONFIG_GSPI_HCI
return &dvobj->intf_data.func->dev;
#endif
#ifdef CONFIG_PCI_HCI
return &dvobj->ppcidev->dev;
#endif
}
_adapter *dvobj_get_port0_adapter(struct dvobj_priv *dvobj);
2019-11-09 10:12:08 +00:00
_adapter *dvobj_get_unregisterd_adapter(struct dvobj_priv *dvobj);
_adapter *dvobj_get_adapter_by_addr(struct dvobj_priv *dvobj, u8 *addr);
#define dvobj_get_primary_adapter(dvobj) ((dvobj)->padapters[IFACE_ID0])
enum _hw_port {
HW_PORT0,
HW_PORT1,
HW_PORT2,
HW_PORT3,
HW_PORT4,
MAX_HW_PORT,
};
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_CLIENT_PORT_CFG
enum _client_port {
CLT_PORT0 = HW_PORT1,
CLT_PORT1 = HW_PORT2,
CLT_PORT2 = HW_PORT3,
CLT_PORT3 = HW_PORT4,
CLT_PORT_INVALID = HW_PORT0,
};
2019-11-09 10:12:08 +00:00
#define MAX_CLIENT_PORT_NUM 4
#define get_clt_port(adapter) (adapter->client_port)
#endif
enum _ADAPTER_TYPE {
PRIMARY_ADAPTER,
2019-11-09 10:12:08 +00:00
VIRTUAL_ADAPTER,
MAX_ADAPTER = 0xFF,
};
2019-11-09 10:12:08 +00:00
typedef enum _DRIVER_STATE {
DRIVER_NORMAL = 0,
DRIVER_DISAPPEAR = 1,
DRIVER_REPLACE_DONGLE = 2,
2019-11-09 10:12:08 +00:00
} DRIVER_STATE;
#ifdef CONFIG_RTW_NAPI
enum _NAPI_STATE {
NAPI_DISABLE = 0,
NAPI_ENABLE = 1,
};
#endif
#ifdef CONFIG_INTEL_PROXIM
struct proxim {
bool proxim_support;
bool proxim_on;
void *proximity_priv;
int (*proxim_rx)(_adapter *padapter,
2019-11-09 10:12:08 +00:00
union recv_frame *precv_frame);
u8(*proxim_get_var)(_adapter *padapter, u8 type);
};
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_INTEL_PROXIM */
#ifdef CONFIG_MAC_LOOPBACK_DRIVER
2019-11-09 10:12:08 +00:00
typedef struct loopbackdata {
_sema sema;
_thread_hdl_ lbkthread;
u8 bstop;
u32 cnt;
u16 size;
u16 txsize;
u8 txbuf[0x8000];
u16 rxsize;
u8 rxbuf[0x8000];
u8 msg[100];
2019-11-09 10:12:08 +00:00
} LOOPBACKDATA, *PLOOPBACKDATA;
#endif
2019-11-09 10:12:08 +00:00
#define ADAPTER_TX_BW_2G(adapter) BW_MODE_2G((adapter)->driver_tx_bw_mode)
#define ADAPTER_TX_BW_5G(adapter) BW_MODE_5G((adapter)->driver_tx_bw_mode)
struct _ADAPTER {
int DriverState;/* for disable driver using module, use dongle to replace module. */
int pid[3];/* process id from UI, 0:wps, 1:hostapd, 2:dhcpcd */
int bDongle;/* build-in module or external dongle */
2019-11-09 10:12:08 +00:00
#if defined(CONFIG_AP_MODE) && defined(CONFIG_SUPPORT_MULTI_BCN)
_list list;
u8 vap_id;
#endif
struct dvobj_priv *dvobj;
struct mlme_priv mlmepriv;
struct mlme_ext_priv mlmeextpriv;
struct cmd_priv cmdpriv;
struct evt_priv evtpriv;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_80211K
struct rm_priv rmpriv;
#endif
/* struct io_queue *pio_queue; */
struct io_priv iopriv;
struct xmit_priv xmitpriv;
struct recv_priv recvpriv;
struct sta_priv stapriv;
struct security_priv securitypriv;
2019-11-09 10:12:08 +00:00
_lock security_key_mutex; /* add for CONFIG_IEEE80211W, none 11w also can use */
struct registry_priv registrypriv;
2017-05-11 18:47:23 +00:00
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_NAPI
struct napi_struct napi;
u8 napi_state;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MP_INCLUDED
struct mp_priv mppriv;
#endif
#ifdef CONFIG_AP_MODE
struct hostapd_priv *phostapdpriv;
#endif
#ifdef CONFIG_IOCTL_CFG80211
#ifdef CONFIG_P2P
struct cfg80211_wifidirect_info cfg80211_wdinfo;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_P2P */
#endif /* CONFIG_IOCTL_CFG80211 */
u32 setband;
atomic_t bandskip;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_P2P
struct wifidirect_info wdinfo;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_P2P */
#ifdef CONFIG_TDLS
struct tdls_info tdlsinfo;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_TDLS */
#ifdef CONFIG_WAPI_SUPPORT
u8 WapiSupport;
RT_WAPI_T wapiInfo;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_REPEATER_SON
u8 rtw_rson_scanstage;
#endif
#ifdef CONFIG_WFD
struct wifi_display_info wfd_info;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_WFD */
2017-05-11 18:47:23 +00:00
#ifdef CONFIG_BT_COEXIST_SOCKET_TRX
struct bt_coex_info coex_info;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_BT_COEXIST_SOCKET_TRX */
2017-05-11 18:47:23 +00:00
ERROR_CODE LastError; /* <20130613, Kordan> Only the functions associated with MP records the error code by now. */
2019-11-09 10:12:08 +00:00
PVOID HalData;
u32 hal_data_sz;
2019-11-09 10:12:08 +00:00
struct hal_ops hal_func;
u32 IsrContent;
u32 ImrContent;
u8 EepromAddressSize;
u8 bDriverIsGoingToUnload;
u8 init_adpt_in_progress;
u8 bHaltInProgress;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_GPIO_API
2017-05-11 18:35:20 +00:00
u8 pre_gpio_pin;
2017-05-11 18:47:23 +00:00
struct gpio_int_priv {
u8 interrupt_mode;
u8 interrupt_enable_mask;
void (*callback[8])(u8 level);
2019-11-09 10:12:08 +00:00
} gpiointpriv;
#endif
_thread_hdl_ cmdThread;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_EVENT_THREAD_MODE
_thread_hdl_ evtThread;
2019-11-09 10:12:08 +00:00
#endif
#ifdef CONFIG_XMIT_THREAD_MODE
_thread_hdl_ xmitThread;
2019-11-09 10:12:08 +00:00
#endif
#ifdef CONFIG_RECV_THREAD_MODE
_thread_hdl_ recvThread;
2019-11-09 10:12:08 +00:00
#endif
u8 registered;
2019-11-09 10:12:08 +00:00
void (*intf_start)(_adapter *adapter);
void (*intf_stop)(_adapter *adapter);
_nic_hdl pnetdev;
char old_ifname[IFNAMSIZ];
2019-11-09 10:12:08 +00:00
/* used by rtw_rereg_nd_name related function */
struct rereg_nd_name_data {
_nic_hdl old_pnetdev;
char old_ifname[IFNAMSIZ];
u8 old_ips_mode;
u8 old_bRegUseLed;
} rereg_nd_name_priv;
2017-05-11 18:47:23 +00:00
u8 ndev_unregistering;
int bup;
struct net_device_stats stats;
struct iw_statistics iwstats;
2019-11-09 10:12:08 +00:00
struct proc_dir_entry *dir_dev;/* for proc directory */
struct proc_dir_entry *dir_odm;
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MCC_MODE
struct proc_dir_entry *dir_mcc;
#endif /* CONFIG_MCC_MODE */
#ifdef CONFIG_IOCTL_CFG80211
struct wireless_dev *rtw_wdev;
struct rtw_wdev_priv wdev_data;
2019-11-09 10:12:08 +00:00
#if !defined(RTW_SINGLE_WIPHY)
2017-05-11 18:47:23 +00:00
struct wiphy *wiphy;
2019-11-09 10:12:08 +00:00
#endif
2017-05-11 18:47:23 +00:00
#endif /* CONFIG_IOCTL_CFG80211 */
2017-05-11 18:47:23 +00:00
u8 mac_addr[ETH_ALEN];
int net_closed;
2019-11-09 10:12:08 +00:00
u8 netif_up;
u8 bLinkInfoDump;
2019-11-09 10:12:08 +00:00
/* Added by Albert 2012/10/26 */
/* The driver will show up the desired channel number when this flag is 1. */
u8 bNotifyChannelChange;
2019-11-09 10:12:08 +00:00
u8 bsta_tp_dump;
#ifdef CONFIG_P2P
2019-11-09 10:12:08 +00:00
/* Added by Albert 2012/12/06 */
/* The driver will show the current P2P status when the upper application reads it. */
u8 bShowGetP2PState;
#endif
#ifdef CONFIG_AUTOSUSPEND
u8 bDisableAutosuspend;
#endif
2019-11-09 10:12:08 +00:00
u8 isprimary; /* is primary adapter or not */
/* notes:
** if isprimary is true, the adapter_type value is 0, iface_id is IFACE_ID0 for PRIMARY_ADAPTER
** if isprimary is false, the adapter_type value is 1, iface_id is IFACE_ID1 for VIRTUAL_ADAPTER
** refer to iface_id if iface_nums>2 and isprimary is false and the adapter_type value is 0xff.*/
u8 adapter_type;/*be used in Multi-interface to recognize whether is PRIMARY_ADAPTER or not(PRIMARY_ADAPTER/VIRTUAL_ADAPTER) .*/
u8 hw_port; /*interface port type, it depends on HW port */
#ifdef CONFIG_CLIENT_PORT_CFG
u8 client_id;
u8 client_port;
#endif
/*struct tsf_info tsf;*//*reserve define for 8814B*/
/*extend to support multi interface*/
u8 iface_id;
#ifdef CONFIG_BR_EXT
_lock br_ext_lock;
2019-11-09 10:12:08 +00:00
/* unsigned int macclone_completed; */
struct nat25_network_db_entry *nethash[NAT25_HASH_SIZE];
int pppoe_connection_in_progress;
unsigned char pppoe_addr[MACADDRLEN];
unsigned char scdb_mac[MACADDRLEN];
unsigned char scdb_ip[4];
struct nat25_network_db_entry *scdb_entry;
unsigned char br_mac[MACADDRLEN];
unsigned char br_ip[4];
struct br_ext_info ethBrExtInfo;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_BR_EXT */
#ifdef CONFIG_INTEL_PROXIM
/* intel Proximity, should be alloc mem
* in intel Proximity module and can only
* be used in intel Proximity mode */
struct proxim proximity;
2019-11-09 10:12:08 +00:00
#endif /* CONFIG_INTEL_PROXIM */
#ifdef CONFIG_MAC_LOOPBACK_DRIVER
PLOOPBACKDATA ploopback;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_AP_MODE
u8 bmc_tx_rate;
#endif
2019-11-09 10:12:08 +00:00
/* for debug purpose */
u8 fix_rate;
2019-11-09 10:12:08 +00:00
u8 fix_bw;
2017-05-11 18:47:23 +00:00
u8 data_fb; /* data rate fallback, valid only when fix_rate is not 0xff */
2019-11-09 10:12:08 +00:00
u8 power_offset;
u8 driver_tx_bw_mode;
u8 rsvd_page_offset;
u8 rsvd_page_num;
#ifdef CONFIG_SUPPORT_FIFO_DUMP
u8 fifo_sel;
u32 fifo_addr;
u32 fifo_size;
#endif
u8 driver_vcs_en; /* Enable=1, Disable=0 driver control vrtl_carrier_sense for tx */
u8 driver_vcs_type;/* force 0:disable VCS, 1:RTS-CTS, 2:CTS-to-self when vcs_en=1. */
u8 driver_ampdu_spacing;/* driver control AMPDU Density for peer sta's rx */
u8 driver_rx_ampdu_factor;/* 0xff: disable drv ctrl, 0:8k, 1:16k, 2:32k, 3:64k; */
u8 driver_rx_ampdu_spacing; /* driver control Rx AMPDU Density */
2017-05-11 18:47:23 +00:00
u8 fix_rx_ampdu_accept;
u8 fix_rx_ampdu_size; /* 0~127, TODO:consider each sta and each TID */
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_TX_AMSDU
u8 tx_amsdu;
u16 tx_amsdu_rate;
#endif
u8 driver_tx_max_agg_num; /*fix tx desc max agg num , 0xff: disable drv ctrl*/
#ifdef DBG_RX_COUNTER_DUMP
2017-05-11 18:47:23 +00:00
u8 dump_rx_cnt_mode;/*BIT0:drv,BIT1:mac,BIT2:phy*/
u32 drv_rx_cnt_ok;
u32 drv_rx_cnt_crcerror;
u32 drv_rx_cnt_drop;
#endif
2017-05-11 18:35:20 +00:00
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_DBG_COUNTER
2017-05-11 18:35:20 +00:00
struct rx_logs rx_logs;
struct tx_logs tx_logs;
struct int_logs int_logs;
#endif
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_MCC_MODE
struct mcc_adapter_priv mcc_adapterpriv;
#endif /* CONFIG_MCC_MODE */
#ifdef CONFIG_RTW_MESH
struct rtw_mesh_cfg mesh_cfg;
struct rtw_mesh_info mesh_info;
_timer mesh_path_timer;
_timer mesh_path_root_timer;
_timer mesh_atlm_param_req_timer; /* airtime link metrics param request timer */
_workitem mesh_work;
unsigned long wrkq_flags;
#endif /* CONFIG_RTW_MESH */
};
2017-05-11 18:47:23 +00:00
#define adapter_to_dvobj(adapter) ((adapter)->dvobj)
#define adapter_to_regsty(adapter) dvobj_to_regsty(adapter_to_dvobj((adapter)))
#define adapter_to_pwrctl(adapter) dvobj_to_pwrctl(adapter_to_dvobj((adapter)))
#define adapter_wdev_data(adapter) (&((adapter)->wdev_data))
2017-05-11 18:47:23 +00:00
#if defined(RTW_SINGLE_WIPHY)
#define adapter_to_wiphy(adapter) dvobj_to_wiphy(adapter_to_dvobj(adapter))
#else
#define adapter_to_wiphy(adapter) ((adapter)->wiphy)
#endif
#define adapter_to_rfctl(adapter) dvobj_to_rfctl(adapter_to_dvobj((adapter)))
2019-11-09 10:12:08 +00:00
#define adapter_to_macidctl(adapter) dvobj_to_macidctl(adapter_to_dvobj((adapter)))
2017-05-11 18:47:23 +00:00
#define adapter_mac_addr(adapter) (adapter->mac_addr)
2019-11-09 10:12:08 +00:00
#ifdef CONFIG_RTW_CFGVENDOR_RANDOM_MAC_OUI
#define adapter_pno_mac_addr(adapter) \
((adapter_wdev_data(adapter))->pno_mac_addr)
#endif
#define adapter_to_chset(adapter) (adapter_to_rfctl((adapter))->channel_set)
2017-05-11 18:47:23 +00:00
#define mlme_to_adapter(mlme) container_of((mlme), struct _ADAPTER, mlmepriv)
#define tdls_info_to_adapter(tdls) container_of((tdls), struct _ADAPTER, tdlsinfo)
#define rtw_get_chip_type(adapter) (((PADAPTER)adapter)->dvobj->chip_type)
#define rtw_get_hw_type(adapter) (((PADAPTER)adapter)->dvobj->HardwareType)
#define rtw_get_intf_type(adapter) (((PADAPTER)adapter)->dvobj->interface_type)
2019-11-09 10:12:08 +00:00
#define rtw_get_mi_nums(adapter) (((PADAPTER)adapter)->dvobj->iface_nums)
2017-05-11 18:47:23 +00:00
static inline void rtw_set_surprise_removed(_adapter *padapter)
{
2019-11-09 10:12:08 +00:00
dev_set_surprise_removed(adapter_to_dvobj(padapter));
2017-05-11 18:47:23 +00:00
}
static inline void rtw_clr_surprise_removed(_adapter *padapter)
{
2019-11-09 10:12:08 +00:00
dev_clr_surprise_removed(adapter_to_dvobj(padapter));
2017-05-11 18:47:23 +00:00
}
static inline void rtw_set_drv_stopped(_adapter *padapter)
{
2019-11-09 10:12:08 +00:00
dev_set_drv_stopped(adapter_to_dvobj(padapter));
2017-05-11 18:47:23 +00:00
}
static inline void rtw_clr_drv_stopped(_adapter *padapter)
{
2019-11-09 10:12:08 +00:00
dev_clr_drv_stopped(adapter_to_dvobj(padapter));
2017-05-11 18:47:23 +00:00
}
2019-11-09 10:12:08 +00:00
#define rtw_is_surprise_removed(padapter) (dev_is_surprise_removed(adapter_to_dvobj(padapter)))
#define rtw_is_drv_stopped(padapter) (dev_is_drv_stopped(adapter_to_dvobj(padapter)))
2019-11-09 10:12:08 +00:00
/*
* Function disabled.
* */
2017-05-11 18:47:23 +00:00
#define DF_TX_BIT BIT0 /*write_port_cancel*/
#define DF_RX_BIT BIT1 /*read_port_cancel*/
#define DF_IO_BIT BIT2
/* #define RTW_DISABLE_FUNC(padapter, func) (atomic_add(&adapter_to_dvobj(padapter)->disable_func, (func))) */
/* #define RTW_ENABLE_FUNC(padapter, func) (atomic_sub(&adapter_to_dvobj(padapter)->disable_func, (func))) */
2019-11-09 10:12:08 +00:00
__inline static void RTW_DISABLE_FUNC(_adapter *padapter, int func_bit)
{
int df = atomic_read(&adapter_to_dvobj(padapter)->disable_func);
df |= func_bit;
atomic_set(&adapter_to_dvobj(padapter)->disable_func, df);
}
2019-11-09 10:12:08 +00:00
__inline static void RTW_ENABLE_FUNC(_adapter *padapter, int func_bit)
{
int df = atomic_read(&adapter_to_dvobj(padapter)->disable_func);
df &= ~(func_bit);
atomic_set(&adapter_to_dvobj(padapter)->disable_func, df);
}
2017-05-11 18:47:23 +00:00
#define RTW_CANNOT_RUN(padapter) \
2019-11-09 10:12:08 +00:00
(rtw_is_surprise_removed(padapter) || \
rtw_is_drv_stopped(padapter))
2017-05-11 18:47:23 +00:00
#define RTW_IS_FUNC_DISABLED(padapter, func_bit) (atomic_read(&adapter_to_dvobj(padapter)->disable_func) & (func_bit))
#define RTW_CANNOT_IO(padapter) \
2019-11-09 10:12:08 +00:00
(rtw_is_surprise_removed(padapter) || \
RTW_IS_FUNC_DISABLED((padapter), DF_IO_BIT))
#define RTW_CANNOT_RX(padapter) \
2019-11-09 10:12:08 +00:00
(RTW_CANNOT_RUN(padapter) || \
RTW_IS_FUNC_DISABLED((padapter), DF_RX_BIT))
#define RTW_CANNOT_TX(padapter) \
2019-11-09 10:12:08 +00:00
(RTW_CANNOT_RUN(padapter) || \
RTW_IS_FUNC_DISABLED((padapter), DF_TX_BIT))
#ifdef CONFIG_PNO_SUPPORT
2019-11-09 10:12:08 +00:00
int rtw_parse_ssid_list_tlv(char **list_str, pno_ssid_t *ssid, int max, int *bytes_left);
int rtw_dev_pno_set(struct net_device *net, pno_ssid_t *ssid, int num,
int pno_time, int pno_repeat, int pno_freq_expo_max);
#ifdef CONFIG_PNO_SET_DEBUG
2019-11-09 10:12:08 +00:00
void rtw_dev_pno_debug(struct net_device *net);
#endif /* CONFIG_PNO_SET_DEBUG */
#endif /* CONFIG_PNO_SUPPORT */
2019-11-09 10:12:08 +00:00
int rtw_suspend_free_assoc_resource(_adapter *padapter);
2017-05-11 18:35:20 +00:00
#ifdef CONFIG_WOWLAN
2019-11-09 10:12:08 +00:00
int rtw_suspend_wow(_adapter *padapter);
int rtw_resume_process_wow(_adapter *padapter);
2017-05-11 18:35:20 +00:00
#endif
2019-11-09 10:12:08 +00:00
/* HCI Related header file */
#ifdef CONFIG_USB_HCI
2019-11-09 10:12:08 +00:00
#include <usb_ops.h>
#include <usb_hal.h>
#endif
#ifdef CONFIG_SDIO_HCI
2019-11-09 10:12:08 +00:00
#include <sdio_osintf.h>
#include <sdio_ops.h>
#include <sdio_hal.h>
#endif
#ifdef CONFIG_GSPI_HCI
2019-11-09 10:12:08 +00:00
#include <gspi_osintf.h>
#include <gspi_ops.h>
#include <gspi_hal.h>
#endif
#ifdef CONFIG_PCI_HCI
2019-11-09 10:12:08 +00:00
#include <pci_osintf.h>
#include <pci_ops.h>
#include <pci_hal.h>
#endif
2019-11-09 10:12:08 +00:00
#endif /* __DRV_TYPES_H__ */